Vous êtes sur la page 1sur 45

A

Compal Confidential
2

KAWE0 M/B Schematics Document


Intel Penryn Processor with Cantiga + DDRII + ICH9M

2008-07-28
REV:1.0

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431

Date:

he
x

401590

Rev
D

ai

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

nf
@
ho
tm

ai

l.c

om

Sheet

Wednesday, July 30, 2008


E

of

45

Compal Confidential

page 4

uPGA-478 Package
(Socket P) page

LCD Conn.

Clock Generator
ICS9LPRS387

page 4

page 16

4,5,6

FSB
667/800/1066MHz

H_A#(3..35)

Thermal Sensor
ADM7421ARMZ

Intel Penryn Processor

Fan Control

Model Name : KAWE0


File Name : LA-4431P
P/N : DA600009500 (RVE0)
P/N : DA600009510 (RVE1)

H_D#(0..63)

CRT Conn.

page 17

page 18

Memory BUS(DDRII)

Intel Cantiga
LVDS

Dual Channel

200pin DDRII-SO-DIMM X2
BANK 0, 1, 2, 3

page 14,15

1.8V DDRII 533/667

uFCBGA-1329
page 7,8,9,10,11,12,13

Card Reader
JMB385

DMI

page 24

PCI-Express

USB conn x2

C-Link

Intel ICH9-M

USB port 0, 2

Bluetooth
Conn

CMOS
Camera

page 28

page 28

page 17

3.3V 48MHz

USB

3.3V 24.576MHz/48Mhz
S-ATA

New Card
Socket

MINI Card x1
WLAN

page 28

HD Audio

BGA-676

LAN(GbE)

page 19,20,21,22

Realtek RTL8111C

port 0

port 1

MDC 1.5
Conn
page 31

page 25

page 27

SATA HDD
Conn.
page 23

RJ45

CDROM
Conn.
page 23

HDA Codec
ALC268
page 32

page 26

Audio AMP
page 33

LPC BUS
3

LS-4391P

RTC CKT.
page 20

Power On/Off CKT.


page 31

ENE KB926

Phone Jack x3

page 29

page 33

POWER/B Conn.
page 30

LS-4392P

Int.KBD

Touch Pad

LID SW/B Conn.

page 30

page 30

USB port 4
page 30

DC/DC Interface CKT.


page 34

LS-4393P

BIOS

LED/B Conn.

page 30

page 30

Power Circuit DC/DC


page 35,36,37,38
39,40,41,42

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

ai

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

nf
@
ho
tm

ai

l.c

om

401590

he
x

Sheet

Wednesday, July 30, 2008


E

of

45

SIGNAL

STATE

Voltage Rails

SLP_S1# SLP_S3# SLP_S4# SLP_S5#

+VALW

+V

+VS

Clock

HIGH

HIGH

HIGH

HIGH

ON

ON

ON

ON

Power Plane

Description

S1

S3

S5

S1(Power On Suspend)

LOW

HIGH

HIGH

HIGH

ON

ON

ON

LOW

VIN

Adapter power supply (19V)

N/A

N/A

N/A

S3 (Suspend to RAM)

LOW

LOW

HIGH

HIGH

ON

ON

OFF

OFF

B+

AC or battery power rail for power circuit.

N/A

N/A

N/A

+CPU_CORE

Core voltage for CPU

ON

OFF

OFF

S4 (Suspend to Disk)

LOW

LOW

LOW

HIGH

ON

OFF

OFF

OFF

+0.9VS

0.9V switched power rail for DDR terminator

ON

OFF

OFF

S5 (Soft OFF)

LOW

LOW

LOW

LOW

ON

OFF

OFF

OFF

+1.05VS

1.05V switched power rail

ON

OFF

OFF

+1.25VS

1.25V switched power rail

ON

OFF

OFF

+1.5V

1.5V power rail for HDA

ON

ON

OFF

+1.5VS

1.5V switched power rail

ON

OFF

OFF

+1.8V

1.8V power rail for DDR

ON

ON

OFF

Vcc
Ra/Rc/Re

+1.8VS

1.8V switched power rail

ON

OFF

OFF

Board ID

+2.5VS

2.5V switched power rail

ON

OFF

OFF

0
1
2
3
4
5
6
7

Full ON

+3VALW

3.3V always on power rail

ON

ON

ON*

+3V

3.3V power rail for SB

ON

ON

+3V_LAN

3.3V power rail for LAN

ON

ON

+3VS

3.3V switched power rail

ON

OFF

OFF

+5VALW

5V always on power rail

ON

ON

ON*

+5VS

5V switched power rail

ON

OFF

OFF

+VSB

VSB always on power rail

ON

ON

ON*

+RTCVCC

RTC power

ON

ON

ON

Board ID / SKU ID Table for AD channel


3.3V +/- 5%
100K +/- 5%
Rb / Rd / Rf
0
8.2K +/- 5%
18K +/- 5%
33K +/- 5%
56K +/- 5%
100K +/- 5%
200K +/- 5%
NC

V AD_BID min
0 V
0.216 V
0.436 V
0.712 V
1.036 V
1.453 V
1.935 V
2.500 V

V AD_BID typ
0 V
0.250 V
0.503 V
0.819 V
1.185 V
1.650 V
2.200 V
3.300 V

V AD_BID max
0 V
0.289 V
0.538 V
0.875 V
1.264 V
1.759 V
2.341 V
3.300 V
2

Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.

BOARD ID Table
Board ID
0
1
2
3
4
5
6
7

External PCI Devices


Device

IDSEL#

EC SM Bus1 address
3

Device

Address

Smart Battery

0001 011X b

REQ#/GNT#

Interrupts

BTO Option Table


PCB Revision
0.1
0.2
0.3
1.0
1A

EC SM Bus2 address
Device

BTO Item

BOM Structure

8111C
8102E

8111C@
8102E@
3

Address

ADI ADT7421

1001 100X b

EEPROM(24C16/02) 1010 000X b


GMT G781-1

1001 101X b

ICH9M SM Bus address


Device

Address

Clock Generator
(ICS9LPRS387, SLG8SP556V)

1101 001Xb

DDR DIMM0

1001 000Xb

DDR DIMM2

1001 010Xb

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

ai

2008/09/20

Deciphered Date

401590

he
x

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

nf
@
ho
tm

ai

l.c

om

Sheet

Wednesday, July 30, 2008


E

of

45

H_A#[3..35]
H_REQ#[0..4]

FAN1 Conn

H_RS#[0..2]

<7> H_RS#[0..2]

+5VS

JCPU1A

<7> H_ADSTB#1
<20> H_A20M#
<20> H_FERR#
<20> H_IGNNE#

A6
A5
C4

<20> H_STPCLK#
<20> H_INTR
<20> H_NMI
<20> H_SMI#

D5
C6
B4
A3

STPCLK#
LINT0
LINT1
SMI#

M4
N5
T2
V3
B2
D2
D22
D3
F6

RSVD[01]
RSVD[02]
RSVD[03]
RSVD[04]
RSVD[05]
RSVD[06]
RSVD[07]
RSVD[08]
RSVD[09]

ADDR GROUP_1

A20M#
FERR#
IGNNE#

H_DEFER# <7>
H_DRDY# <7>
H_DBSY# <7>

F1

H_BR0# <7>

LOCK#

H4
C1
F3
F4
G3
G2

HIT#
HITM#

G6
E4

EN_DFAN1

<29> EN_DFAN1

H_INIT# <20>

1
R27

1
2
3
4

+VCC_FAN1
VSET
2
330_0402_5%
1
C427
0.01U_0402_16V7K

H_LOCK# <7>
H_RESET#
H_RS#0
H_RS#1
H_RS#2

+5VS

10U_0805_10V4Z
2

BPM[0]#
BPM[1]#
BPM[2]#
BPM[3]#
PRDY#
PREQ#
TCK
TDI
TDO
TMS
TRST#
DBR#

GND
GND
GND
GND

D4

G993P1UF_SOP8

+3VS

20080430
Add soft-start for +5VS drop issue

BAS16_SOT23-3
C396
10U_0805_10V4Z
1
2

Change to SA000022J00<RICHTEK>
20080227

H_RESET# <7>

VEN
VIN
VO
VSET

D2
1SS355_SOD323-2

8
7
6
5

H_TRDY# <7>

C399
1000P_0402_50V7K
1
2

R299
10K_0402_5%

H_HIT# <7>
H_HITM# <7>

AD4
AD3
AD1
AC4
AC2
AC1
AC5
AA6
AB3
AB5
AB6
C20

U2

H_IERR#

D20
B3

RESET#
RS[0]#
RS[1]#
RS[2]#
TRDY#

H5
F21
E1

C10

40mil

JP12

+VCC_FAN1

1
2
3

<29> FAN_SPEED1

1
XDP_BPM#5
XDP_TCK
XDP_TDI
XDP_TMS
XDP_TRST#
XDP_DBRESET#

C393
1000P_0402_50V7K

ACES_85205-03001
CONN@

XDP_DBRESET# <21>
+1.05VS

THERMAL
PROCHOT#
THERMDA
THERMDC

ICH

A[17]#
A[18]#
A[19]#
A[20]#
A[21]#
A[22]#
A[23]#
A[24]#
A[25]#
A[26]#
A[27]#
A[28]#
A[29]#
A[30]#
A[31]#
A[32]#
A[33]#
A[34]#
A[35]#
ADSTB[1]#

H_ADS# <7>
H_BNR# <7>
H_BPRI# <7>

REQ[0]#
REQ[1]#
REQ[2]#
REQ[3]#
REQ[4]#

Y2
U5
R3
W6
U4
Y5
U1
R4
T5
T3
W2
W5
Y4
U2
V4
W3
AA4
AB2
AA3
V1

BR0#
IERR#
INIT#

H1
E2
G5

H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35

DEFER#
DRDY#
DBSY#

CONTROL

K3
H2
K2
J3
L1

ADS#
BNR#
BPRI#

XDP/ITP SIGNALS

H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4

<7> H_ADSTB#0

A[3]#
A[4]#
A[5]#
A[6]#
A[7]#
A[8]#
A[9]#
A[10]#
A[11]#
A[12]#
A[13]#
A[14]#
A[15]#
A[16]#
ADSTB[0]#

THERMTRIP#

H_PROCHOT#
H_THERMDA
H_THERMDC

D21
A24
B25
C7

R17

54.9_0402_1%

XDP_TMS

R16

54.9_0402_1%

XDP_BPM#5

R8

1
@

54.9_0402_1%

H_PROCHOT#

R32

56_0402_5%

H_IERR#

R31

56_0402_5%

XDP_TRST#

R13

54.9_0402_1%

XDP_TCK

R7

54.9_0402_1%

left NC if no ITP

H CLK
BCLK[0]
BCLK[1]

XDP_TDI
H_THERMTRIP# <8,20>

A22
A21

CLK_CPU_BCLK <16>
CLK_CPU_BCLK# <16>

RESERVED

J4
L5
L4
K5
M3
N2
J1
N3
P5
P2
L2
P4
P1
R1
M1

ADDR GROUP_0

H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16

<7> H_A#[3..35]
<7> H_REQ#[0..4]

39Ohm

Layout Note:
H_THERMDA&H_THERMDC Trace / Space = 10 / 10 mil
B

Penryn
CONN@
+3VS
C95
0.1U_0402_16V4Z
1
2

BSEL1

BSEL0

BCLK

266

U8
H_THERMDA

R39
56_0402_5%
@

200

C94

VDD

SMCLK

DP

SMDATA

DN

ALERT#

THERM#

GND

2200P_0402_50V7K
2

+1.05VS

BSEL2

166

H_THERMDC

EC_SMB_DA2 <29>

2
R541
10K_0402_5%

+3VS

EC_SMB_CK2 <29>

H_PROCHOT#

EMC1402-1-ACZL-TR_MSOP8

OCP# <21>

Compal Electronics, Inc.

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

401590
Wednesday, July 30, 2008

Rev
D

ai

2007/09/20

Issued Date

he
x

Compal Secret Data

Security Classification

nf
@
ho
tm

ai

l.c

om

Q2
MMBT3904_SOT23-3
@

Sheet
1

of

45

H_D#[0..63]

H_D#[0..63]

<7> H_DSTBN#0
<7> H_DSTBP#0
<7> H_DINV#0

+1.05VS

R287
1K_0402_1%

R289
2K_0402_1%

R317
R316

2
2

C381 1

GTL_REF0
TEST1
1 @ 1K_0402_5%
TEST2
1 @ 1K_0402_5%
TEST3
PAD @
T4
2 @ 0.1U_0402_16V4Z TEST4
TEST5
PAD @
T2
TEST6
@
T13 PAD

Width=4 mil ,
Spacing: 15mil
(55Ohm)

Trace Close CPU < 0.5'

<7> H_DSTBN#1
<7> H_DSTBP#1
<7> H_DINV#1

<16> CPU_BSEL0
<16> CPU_BSEL1
<16> CPU_BSEL2

D[16]#
D[17]#
D[18]#
D[19]#
D[20]#
D[21]#
D[22]#
D[23]#
D[24]#
D[25]#
D[26]#
D[27]#
D[28]#
D[29]#
D[30]#
D[31]#
DSTBN[1]#
DSTBP[1]#
DINV[1]#

AD26
C23
D25
C24
AF26
AF1
A26
C3
B22
B23
C21

GTLREF
TEST1
TEST2
TEST3
TEST4
TEST5
TEST6
TEST7
BSEL[0]
BSEL[1]
BSEL[2]

MISC

D[32]#
D[33]#
D[34]#
D[35]#
D[36]#
D[37]#
D[38]#
D[39]#
D[40]#
D[41]#
D[42]#
D[43]#
D[44]#
D[45]#
D[46]#
D[47]#
DSTBN[2]#
DSTBP[2]#
DINV[2]#

Y22
AB24
V24
V26
V23
T22
U25
U23
Y25
W22
Y23
W24
W25
AA23
AA24
AB25
Y26
AA26
U22

H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47

D[48]#
D[49]#
D[50]#
D[51]#
D[52]#
D[53]#
D[54]#
D[55]#
D[56]#
D[57]#
D[58]#
D[59]#
D[60]#
D[61]#
D[62]#
D[63]#
DSTBN[3]#
DSTBP[3]#
DINV[3]#

AE24
AD24
AA21
AB22
AB21
AC26
AD20
AE22
AF23
AC25
AE21
AD21
AC22
AD23
AF22
AC23
AE25
AF24
AC20

H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63

DATA GRP 2

N22
K25
P26
R23
L23
M24
L22
M23
P25
P23
P22
T24
R24
L25
T25
N25
L26
M26
N24

DATA GRP 1

H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31

D[0]#
D[1]#
D[2]#
D[3]#
D[4]#
D[5]#
D[6]#
D[7]#
D[8]#
D[9]#
D[10]#
D[11]#
D[12]#
D[13]#
D[14]#
D[15]#
DSTBN[0]#
DSTBP[0]#
DINV[0]#

DATA GRP 3

E22
F24
E26
G22
F23
G25
E25
E23
K24
G24
J24
J23
H22
F26
K22
H23
J26
H26
H25

DATA GRP 0

H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15

JCPU1C

<7>
+CPU_CORE

JCPU1B

COMP[0]
COMP[1]
COMP[2]
COMP[3]

R26
U26
AA1
Y1

DPRSTP#
DPSLP#
DPWR#
PWRGOOD
SLP#
PSI#

E5
B5
D24
D6
D7
AE6

H_DSTBN#2 <7>
H_DSTBP#2 <7>
H_DINV#2 <7>

H_DSTBN#3 <7>
H_DSTBP#3 <7>
H_DINV#3 <7>
COMP0
COMP1
COMP2
COMP3

R295
R291
R10
R12

1
1
1
1

H_PWRGOOD
H_CPUSLP#

2
2
2
2

27.4_0402_1%
54.9_0402_1%
27.4_0402_1%
54.9_0402_1%

H_DPRSTP# <8,20,42>
H_DPSLP# <20>
H_DPWR# <7>
H_PWRGOOD <20>
H_CPUSLP# <7>
PSI# <42>

Penryn
CONN@

TRACE CLOSELY CPU < 0.5'


COMP0, COMP2 layout : Width 18mils and Space 25mils (27.4Ohms)
COMP1, COMP3 layout : Width 4mils and Space 25mils (55Ohms)

A7
A9
A10
A12
A13
A15
A17
A18
A20
B7
B9
B10
B12
B14
B15
B17
B18
B20
C9
C10
C12
C13
C15
C17
C18
D9
D10
D12
D14
D15
D17
D18
E7
E9
E10
E12
E13
E15
E17
E18
E20
F7
F9
F10
F12
F14
F15
F17
F18
F20
AA7
AA9
AA10
AA12
AA13
AA15
AA17
AA18
AA20
AB9
AC10
AB10
AB12
AB14
AB15
AB17
AB18

VCC[001]
VCC[002]
VCC[003]
VCC[004]
VCC[005]
VCC[006]
VCC[007]
VCC[008]
VCC[009]
VCC[010]
VCC[011]
VCC[012]
VCC[013]
VCC[014]
VCC[015]
VCC[016]
VCC[017]
VCC[018]
VCC[019]
VCC[020]
VCC[021]
VCC[022]
VCC[023]
VCC[024]
VCC[025]
VCC[026]
VCC[027]
VCC[028]
VCC[029]
VCC[030]
VCC[031]
VCC[032]
VCC[033]
VCC[034]
VCC[035]
VCC[036]
VCC[037]
VCC[038]
VCC[039]
VCC[040]
VCC[041]
VCC[042]
VCC[043]
VCC[044]
VCC[045]
VCC[046]
VCC[047]
VCC[048]
VCC[049]
VCC[050]
VCC[051]
VCC[052]
VCC[053]
VCC[054]
VCC[055]
VCC[056]
VCC[057]
VCC[058]
VCC[059]
VCC[060]
VCC[061]
VCC[062]
VCC[063]
VCC[064]
VCC[065]
VCC[066]
VCC[067]
Penryn
CONN@

VCC[068]
VCC[069]
VCC[070]
VCC[071]
VCC[072]
VCC[073]
VCC[074]
VCC[075]
VCC[076]
VCC[077]
VCC[078]
VCC[079]
VCC[080]
VCC[081]
VCC[082]
VCC[083]
VCC[084]
VCC[085]
VCC[086]
VCC[087]
VCC[088]
VCC[089]
VCC[090]
VCC[091]
VCC[092]
VCC[093]
VCC[094]
VCC[095]
VCC[096]
VCC[097]
VCC[098]
VCC[099]
VCC[100]

AB20
AB7
AC7
AC9
AC12
AC13
AC15
AC17
AC18
AD7
AD9
AD10
AD12
AD14
AD15
AD17
AD18
AE9
AE10
AE12
AE13
AE15
AE17
AE18
AE20
AF9
AF10
AF12
AF14
AF15
AF17
AF18
AF20

VCCP[01]
VCCP[02]
VCCP[03]
VCCP[04]
VCCP[05]
VCCP[06]
VCCP[07]
VCCP[08]
VCCP[09]
VCCP[10]
VCCP[11]
VCCP[12]
VCCP[13]
VCCP[14]
VCCP[15]
VCCP[16]

G21
V6
J6
K6
M6
J21
K21
M21
N21
N6
R21
R6
T21
T6
V21
W21

VCCA[01]
VCCA[02]

B26
C26

VID[0]
VID[1]
VID[2]
VID[3]
VID[4]
VID[5]
VID[6]

AD6
AF5
AE5
AF4
AE3
AF3
AE2

VCCSENSE

AF7

VCCSENSE

VSSSENSE

AE7

VSSSENSE

+CPU_CORE
D

+1.05VS

20mils
+1.5VS

CPU_VID0
CPU_VID1
CPU_VID2
CPU_VID3
CPU_VID4
CPU_VID5
CPU_VID6
1
R286

C85
C93
<42>
<42>
0.01U_0402_16V7K
<42>
2
2
<42>
<42>
10U_0805_10V4Z
<42>
<42>

2
100_0402_1%

+CPU_CORE

VCCSENSE <42>
VSSSENSE <42>

1
R285

2
100_0402_1%

Compal Electronics, Inc.

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

401590
Wednesday, July 30, 2008

Rev
D

ai

2007/09/20

Issued Date

he
x

Compal Secret Data

Security Classification

nf
@
ho
tm

ai

l.c

om

Sheet
1

of

45

+CPU_CORE

+CPU_CORE

2 x 330uF(6mOhm/2)
JCPU1D

A4
A8
A11
A14
A16
A19
A23
AF2
B6
B8
B11
B13
B16
B19
B21
B24
C5
C8
C11
C14
C16
C19
C2
C22
C25
D1
D4
D8
D11
D13
D16
D19
D23
D26
E3
E6
E8
E11
E14
E16
E19
E21
E24
F5
F8
F11
F13
F16
F19
F2
F22
F25
G4
G1
G23
G26
H3
H6
H21
H24
J2
J5
J22
J25
K1
K4
K23
K26
L3
L6
L21
L24
M2
M5
M22
M25
N1
N4
N23
N26
P3

VSS[001]
VSS[002]
VSS[003]
VSS[004]
VSS[005]
VSS[006]
VSS[007]
VSS[008]
VSS[009]
VSS[010]
VSS[011]
VSS[012]
VSS[013]
VSS[014]
VSS[015]
VSS[016]
VSS[017]
VSS[018]
VSS[019]
VSS[020]
VSS[021]
VSS[022]
VSS[023]
VSS[024]
VSS[025]
VSS[026]
VSS[027]
VSS[028]
VSS[029]
VSS[030]
VSS[031]
VSS[032]
VSS[033]
VSS[034]
VSS[035]
VSS[036]
VSS[037]
VSS[038]
VSS[039]
VSS[040]
VSS[041]
VSS[042]
VSS[043]
VSS[044]
VSS[045]
VSS[046]
VSS[047]
VSS[048]
VSS[049]
VSS[050]
VSS[051]
VSS[052]
VSS[053]
VSS[054]
VSS[055]
VSS[056]
VSS[057]
VSS[058]
VSS[059]
VSS[060]
VSS[061]
VSS[062]
VSS[063]
VSS[064]
VSS[065]
VSS[066]
VSS[067]
VSS[068]
VSS[069]
VSS[070]
VSS[071]
VSS[072]
VSS[073]
VSS[074]
VSS[075]
VSS[076]
VSS[077]
VSS[078]
VSS[079]
VSS[080]
VSS[081]
Penryn
CONN@

1
P6
P21
P24
R2
R5
R22
R25
T1
T4
T23
T26
U3
U6
U21
U24
V2
V5
V22
V25
W1
W4
W23
W26
Y3
Y6
Y21
Y24
AA2
AA5
AA8
AA11
AA14
AA16
AA19
AA22
AA25
AB1
AB4
AB8
AB11
AB13
AB16
AB19
AB23
AB26
AC3
AC6
AC8
AC11
AC14
AC16
AC19
AC21
AC24
AD2
AD5
AD8
AD11
AD13
AD16
AD19
AD22
AD25
AE1
AE4
AE8
AE11
AE14
AE16
AE19
AE23
AE26
A2
AF6
AF8
AF11
AF13
AF16
AF19
AF21
A25
AF25

VSS[082]
VSS[083]
VSS[084]
VSS[085]
VSS[086]
VSS[087]
VSS[088]
VSS[089]
VSS[090]
VSS[091]
VSS[092]
VSS[093]
VSS[094]
VSS[095]
VSS[096]
VSS[097]
VSS[098]
VSS[099]
VSS[100]
VSS[101]
VSS[102]
VSS[103]
VSS[104]
VSS[105]
VSS[106]
VSS[107]
VSS[108]
VSS[109]
VSS[110]
VSS[111]
VSS[112]
VSS[113]
VSS[114]
VSS[115]
VSS[116]
VSS[117]
VSS[118]
VSS[119]
VSS[120]
VSS[121]
VSS[122]
VSS[123]
VSS[124]
VSS[125]
VSS[126]
VSS[127]
VSS[128]
VSS[129]
VSS[130]
VSS[131]
VSS[132]
VSS[133]
VSS[134]
VSS[135]
VSS[136]
VSS[137]
VSS[138]
VSS[139]
VSS[140]
VSS[141]
VSS[142]
VSS[143]
VSS[144]
VSS[145]
VSS[146]
VSS[147]
VSS[148]
VSS[149]
VSS[150]
VSS[151]
VSS[152]
VSS[153]
VSS[154]
VSS[155]
VSS[156]
VSS[157]
VSS[158]
VSS[159]
VSS[160]
VSS[161]
VSS[162]
VSS[163]

C378

2 x 330uF(6mOhm/2)

C98

@ 330U_D2E_2.5VM_R9
2

C377

330U_D2E_2.5VM_R9
2

C7

330U_D2E_2.5VM_R9
2

330U_D2E_2.5VM_R9
2
D

South Side Secondary

North Side Secondary

+CPU_CORE

C409

C413

C390

C68

C70

C64

C60

C402

10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M
2
2
2
2
2
2
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M

(Place these capacitors on South side,Secondary Layer)


+CPU_CORE

C21

C20

C19

C18

C17

C394

C403

C69

10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M
2
2
2
2
2
2
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M
C

(Place these capacitors on North side,Secondary Layer)


+CPU_CORE

C78

C77

C76

C75

C386

C382

C65

C59

10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M
2
2
2
2
2
2
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M

(Place these capacitors on South side,Primary Layer)


+CPU_CORE

C395

C391

C384

C385

C410

C383

C411

C412

10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M
2
2
2
2
2
2
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
@ 10U_0805_6.3V6M

(Place these capacitors on North side,Primary Layer)

+CPU-CORE
Decoupling
SPCAP,Polymer
MLCC 0805 X5R

C,uF

ESR, mohm

ESL,nH

4X330uF

6m ohm/4

1.8nH/6

32X22uF

3m ohm/32

0.6nH/32

32X10uF

3m ohm/32

0.6nH/32

+1.05VS

1
.

+ C73

C30

1
C16

C13

C31

C29

C61

330U_D2E_2.5VM_R15
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

of

45

H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63

+1.05VS

R69

<BOM Structure>
221_0402_1%
H_SWING

width=10mil
1

R68

C155
0.1U_0402_16V4Z

100_0402_1%

H_RCOMP

width=10mil
R334

24.9_0402_1%

H_SWING
H_RCOMP

F2
G8
F8
E6
G2
H6
H2
F6
D4
H3
M9
M11
J1
J2
N12
J6
P2
L2
R2
N9
L6
M5
J3
N2
R1
N5
N6
P13
N8
L7
N10
M3
Y3
AD14
Y6
Y10
Y12
Y14
Y7
W2
AA8
Y9
AA13
AA9
AA11
AD11
AD10
AD13
AE12
AE9
AA2
AD8
AA3
AD3
AD7
AE14
AF3
AC1
AE3
AC3
AE11
AE8
AG2
AD6
C5
E3

H_D#_0
H_D#_1
H_D#_2
H_D#_3
H_D#_4
H_D#_5
H_D#_6
H_D#_7
H_D#_8
H_D#_9
H_D#_10
H_D#_11
H_D#_12
H_D#_13
H_D#_14
H_D#_15
H_D#_16
H_D#_17
H_D#_18
H_D#_19
H_D#_20
H_D#_21
H_D#_22
H_D#_23
H_D#_24
H_D#_25
H_D#_26
H_D#_27
H_D#_28
H_D#_29
H_D#_30
H_D#_31
H_D#_32
H_D#_33
H_D#_34
H_D#_35
H_D#_36
H_D#_37
H_D#_38
H_D#_39
H_D#_40
H_D#_41
H_D#_42
H_D#_43
H_D#_44
H_D#_45
H_D#_46
H_D#_47
H_D#_48
H_D#_49
H_D#_50
H_D#_51
H_D#_52
H_D#_53
H_D#_54
H_D#_55
H_D#_56
H_D#_57
H_D#_58
H_D#_59
H_D#_60
H_D#_61
H_D#_62
H_D#_63
H_SWING
H_RCOMP

+1.05VS

H_A#[3..35]

U31A

<5> H_D#[0..63]

R77

<4> H_RESET#
<5> H_CPUSLP#

1K_0402_1%

width:spacing=10mil:20mil (<0.5")
R74

H_RESET#
H_CPUSLP#

C12
E11

H_AVREF

A11
B11

C161
@
0.1U_0402_16V4Z

H_CPURST#
H_CPUSLP#

H_A#_3
H_A#_4
H_A#_5
H_A#_6
H_A#_7
H_A#_8
H_A#_9
H_A#_10
H_A#_11
H_A#_12
H_A#_13
H_A#_14
H_A#_15
H_A#_16
H_A#_17
H_A#_18
H_A#_19
H_A#_20
H_A#_21
H_A#_22
H_A#_23
H_A#_24
H_A#_25
H_A#_26
H_A#_27
H_A#_28
H_A#_29
H_A#_30
H_A#_31
H_A#_32
H_A#_33
H_A#_34
H_A#_35

A14
C15
F16
H13
C18
M16
J13
P16
R16
N17
M13
E17
P17
F17
G20
B19
J16
E20
H16
J20
L17
A17
B17
L16
C21
J17
H20
B18
K17
B20
F21
K21
L20

H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35

H_ADS#
H_ADSTB#_0
H_ADSTB#_1
H_BNR#
H_BPRI#
H_BREQ#
H_DEFER#
H_DBSY#
HPLL_CLK
HPLL_CLK#
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK#
H_TRDY#

H12
B16
G17
A9
F11
G12
E9
B10
AH7
AH6
J11
F9
H9
E12
H11
C9

H_ADS#
H_ADSTB#0
H_ADSTB#1
H_BNR#
H_BPRI#
H_BR0#
H_DEFER#
H_DBSY#
CLK_MCH_BCLK
CLK_MCH_BCLK#
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK#
H_TRDY#

H_DINV#_0
H_DINV#_1
H_DINV#_2
H_DINV#_3

J8
L3
Y13
Y1

H_DINV#0
H_DINV#1
H_DINV#2
H_DINV#3

H_DSTBN#_0
H_DSTBN#_1
H_DSTBN#_2
H_DSTBN#_3

L10
M7
AA5
AE6

H_DSTBN#0
H_DSTBN#1
H_DSTBN#2
H_DSTBN#3

H_DSTBP#_0
H_DSTBP#_1
H_DSTBP#_2
H_DSTBP#_3

L9
M8
AA6
AE5

H_DSTBP#0
H_DSTBP#1
H_DSTBP#2
H_DSTBP#3

H_REQ#_0
H_REQ#_1
H_REQ#_2
H_REQ#_3
H_REQ#_4

B15
K13
F13
B13
B14

H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4

H_RS#_0
H_RS#_1
H_RS#_2

B6
F12
C8

H_RS#0
H_RS#1
H_RS#2

H_AVREF
H_DVREF

<4>

H_ADS# <4>
H_ADSTB#0 <4>
H_ADSTB#1 <4>
H_BNR# <4>
H_BPRI# <4>
H_BR0# <4>
H_DEFER# <4>
H_DBSY# <4>
CLK_MCH_BCLK <16>
CLK_MCH_BCLK# <16>
H_DPWR# <5>
H_DRDY# <4>
H_HIT# <4>
H_HITM# <4>
H_LOCK# <4>
H_TRDY# <4>

H_DINV#0
H_DINV#1
H_DINV#2
H_DINV#3
H_DSTBN#0
H_DSTBN#1
H_DSTBN#2
H_DSTBN#3

<5>
<5>
<5>
<5>

<5>
<5>
<5>
<5>
B

H_DSTBP#0 <5>
H_DSTBP#1 <5>
H_DSTBP#2 <5>
H_DSTBP#3 <5>
H_REQ#[0..4]

H_RS#[0..2]

<4>

<4>

CANTIGA ES_FCBGA1329
U31

2K_0402_1%

HOST

within 100mil to Ball A9,B9

GM45

GM@

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

of

45

+1.8V

MCH_CFG_5
MCH_CFG_6
MCH_CFG_7
MCH_CFG_9
MCH_CFG_10

Use VGATE for GMCH_PWROK


VGATE

GMCH_PWROK
2
@ 0_0402_5%
2
0_0402_5%

1
R143
ICH_PWROK 1
R144

<16,21,42> VGATE
<21> ICH_PWROK

MCH_CFG_12
MCH_CFG_13
MCH_CFG_16
MCH_CFG_19
MCH_CFG_20

CFG_0
CFG_1
CFG_2
CFG_3
CFG_4
CFG_5
CFG_6
CFG_7
CFG_8
CFG_9
CFG_10
CFG_11
CFG_12
CFG_13
CFG_14
CFG_15
CFG_16
CFG_17
CFG_18
CFG_19
CFG_20

CFG

2 PM_EXTTS#0
10K_0402_5%
2 PM_EXTTS#1
10K_0402_5%
2 MCH_CLKREQ#
10K_0402_5%

1
R118
1
R121
1
R126

+3VS

T25
R25
P25
P20
P24
C25
N24
M24
E21
C23
C24
N21
P21
T21
R20
M20
L21
H21
P29
R28
T28

<19,21,24,25,29> PLT_RST#
<4,20> H_THERMTRIP#
<21,42> PM_DPRSLPVR

R75
R85
R80

1
1
1

R29
B7
N33
P32
AT40
AT11
T20
R32

PM_SYNC#
PM_DPRSTP#
PM_EXT_TS#_0
PM_EXT_TS#_1
PWROK
RSTIN#
THERMTRIP#
DPRSLPVR

BG48
BF48
BD48
BC48
BH47
BG47
BE47
BH46
BF46
BG45
BH44
BH43
BH6
BH5
BG4
BH3
BF3
BH2
BG2
BE2
BG1
BF1
BD1
BC1
F1
A47

NC_1
NC_2
NC_3
NC_4
NC_5
NC_6
NC_7
NC_8
NC_9
NC_10
NC_11
NC_12
NC_13
NC_14
NC_15
NC_16
NC_17
NC_18
NC_19
NC_20
NC_21
NC_22
NC_23
NC_24
NC_25
NC_26

SA_CKE_0
SA_CKE_1
SB_CKE_0
SB_CKE_1

BC28
AY28
AY36
BB36

DDRA_CKE0
DDRA_CKE1
DDRB_CKE0
DDRB_CKE1

SA_CS#_0
SA_CS#_1
SB_CS#_0
SB_CS#_1

BA17
AY16
AV16
AR13

DDRA_SCS0#
DDRA_SCS1#
DDRB_SCS0#
DDRB_SCS1#

SA_ODT_0
SA_ODT_1
SB_ODT_O
SB_ODT_1

BD17
AY17
BF15
AY13

DDRA_ODT0
DDRA_ODT1
DDRB_ODT0
DDRB_ODT1

SM_RCOMP
SM_RCOMP#

BG22
BH21

SMRCOMP
SMRCOMP#

SM_RCOMP_VOH
SM_RCOMP_VOL

BF28
BH28

SM_RCOMP_VOH
SM_RCOMP_VOL

SM_VREF
SM_PWROK
SM_REXT
SM_DRAMRST#

AV42
AR36
BF17
BC36

SM_PWROK
SM_REXT

DPLL_REF_CLK
DPLL_REF_CLK#
DPLL_REF_SSCLK
DPLL_REF_SSCLK#

B38
A38
E41
F41

CLK_DREF_96M
CLK_DREF_96M#
CLK_DREF_SSC
CLK_DREF_SSC#

PEG_CLK
PEG_CLK#

F43
E43

CLK_MCH_3GPLL
CLK_MCH_3GPLL#

DMI_RXN_0
DMI_RXN_1
DMI_RXN_2
DMI_RXN_3

AE41
AE37
AE47
AH39

DMI_ITX_MRX_N0
DMI_ITX_MRX_N1
DMI_ITX_MRX_N2
DMI_ITX_MRX_N3

DMI_RXP_0
DMI_RXP_1
DMI_RXP_2
DMI_RXP_3

AE40
AE38
AE48
AH40

DMI_ITX_MRX_P0
DMI_ITX_MRX_P1
DMI_ITX_MRX_P2
DMI_ITX_MRX_P3

DMI_TXN_0
DMI_TXN_1
DMI_TXN_2
DMI_TXN_3

AE35
AE43
AE46
AH42

DMI_MTX_IRX_N0
DMI_MTX_IRX_N1
DMI_MTX_IRX_N2
DMI_MTX_IRX_N3

AD35
AE44
AF46
AH43

DMI_MTX_IRX_P0
DMI_MTX_IRX_P1
DMI_MTX_IRX_P2
DMI_MTX_IRX_P3

R386 1
R383 1

1
1K_0402_1%

<14>
<14>
<15>
<15>

<14>
<14>
<15>
<15>

B33
B32
G33
F33
E33

GFX_VR_EN

C34

+1.8V

2 80.6_0402_1%
2 80.6_0402_1%

SM_VREF
2 0_0402_5%
2 499_0402_1%

2
B
E

Q21
MMBT3904_SOT23-3

Q18
MMBT3904_SOT23-3

330_0402_5%

2
B
3

R366
1

R371
54.9_0402_1%
MCH_TSATN#

MCH_TSATN_EC# <29>
1

R202
1K_0402_5%

<21>
<21>
<21>
<21>

DMI_ITX_MRX_P0
DMI_ITX_MRX_P1
DMI_ITX_MRX_P2
DMI_ITX_MRX_P3

<21>
<21>
<21>
<21>

DMI_MTX_IRX_N0
DMI_MTX_IRX_N1
DMI_MTX_IRX_N2
DMI_MTX_IRX_N3

<21>
<21>
<21>
<21>

DMI_MTX_IRX_P0
DMI_MTX_IRX_P1
DMI_MTX_IRX_P2
DMI_MTX_IRX_P3

<21>
<21>
<21>
<21>

2
1

1
R147
0_0402_5%
R145
1K_0402_1%

0.1U_0402_16V4Z
2

C483

2.2U_0603_6.3V6K
2

DDPC_CTRLCLK
DDPC_CTRLDATA
SDVO_CTRLCLK
SDVO_CTRLDATA
CLKREQ#
ICH_SYNC#

N28
M28
G36
E36
K36
H36

TSATN#

B12

HDA_BCLK
HDA_RST#
HDA_SDI
HDA_SDO
HDA_SYNC

B28
B30
B29
C29
A28

C482
0.01U_0402_16V7K

+DIMM_VREF

Strap Pin Table

011 = FSB667
010 = FSB800
000 = FSB1067

CFG[2:0]

0 = DMI x 2
1 = DMI x 4

CFG5

* (Default)

0 = iTPM Host Interface is enabled

CFG6
CFG9

1 = iTPM Host Interface is Disabled


0 = Lane Reversal Enable
1 = Normal Operation * (Default)

CFG10

0 = PCIe Loopback Enable


1 = Disable * (Default)
00
01
10
11

CFG[13:12]

= Reserved
= XOR Mode Enabled
= All Z Mode Enabled
= Normal Operation *

*(Default)

(Default)

0 = Dynamic ODT Disabled


1 = Dynamic ODT Enabled * (Default)
0 = Normal Operation
*(Default)
1 = DMI Lane Reversal Enable
0 = Only PCIE or SDVO is operational.
* (Default)
1 = PCIE/SDVO are operating simu.

L_DDC_DATA

0 = No SDVO Card Present


* (Default)
1 = SDVO Card Present
0 = LFP Disable
* (Default)
1 = LFP Card Present; PCIE disable

DDPC_CTRLDATA

0 = Digital DisplayPort Disable


* (Default)
1 = Digital DisplayPort Device Present

R128
1K_0402_1%
1

CL_RST#0 <21>

MCH_CFG_5

CL_CLK0 <21>
CL_DATA0 <21>

MCH_CFG_6

C198 1

R129
511_0402_1%

MCH_CFG_7
MCH_CFG_9

MCH_CLKREQ#

MCH_CLKREQ# <16>
MCH_ICH_SYNC# <21>

0.1U_0402_16V4Z
2

ME
MISC

+1.05VS

R210
1K_0402_5%

MCH_CFG_10
MCH_CFG_12

MCH_TSATN#

MCH_CFG_13
MCH_CFG_16

HDA

+3VS

NC

+3VS

CL_VREF

CLK_MCH_3GPLL <16>
CLK_MCH_3GPLL# <16>

DMI_ITX_MRX_N0
DMI_ITX_MRX_N1
DMI_ITX_MRX_N2
DMI_ITX_MRX_N3

1K_0402_1%

CFG20
(PCIE/SDVO select)

ICH_PWROK

0.01U_0402_16V7K

R146
1K_0402_1%

C212

CLK_DREF_96M <16>
CLK_DREF_96M# <16>
CLK_DREF_SSC <16>
CLK_DREF_SSC# <16>

R389

+1.8V

+1.05VS

AH37
AH36
AN36
AJ35
AH34

C492

<14>
<14>
<15>
<15>

80 Ohm

SDVO_CTRLDATA

CL_CLK
CL_DATA
CL_PWROK
CL_RST#
CL_VREF

SM_RCOMP_VOL

For Cantiga

CFG19
GFX_VID_0
GFX_VID_1
GFX_VID_2
GFX_VID_3
GFX_VID_4

2.2U_0603_6.3V6K
2
3.01K_0402_1%

SM_DRAMRST# would be
needed for DDR3 only

20mil

R125 1
R375 1

SM_RCOMP_VOH
1

C491

R390

<14>
<14>
<15>
<15>

1
1

PM

<21> PM_SYNC#
<5,20,42> H_DPRSTP#
<14> PM_EXTTS#0
<15> PM_EXTTS#1

PM_SYNC#_R
PM_DPRSTP#_R
PM_EXTTS#0
PM_EXTTS#1
GMCH_PWROK
2 100_0402_5% MCH_RSTIN#
THERMTRIP#_R
2 0_0402_5%
DPRSLPVR_R
0_0402_5%
2
2 0_0402_5%
2 0_0402_5%

DDRA_CLK0#
DDRA_CLK1#
DDRB_CLK0#
DDRB_CLK1#

R392

CFG16

R82
R73

AR24
AR21
AU24
AV20

DMI_TXP_0
DMI_TXP_1
DMI_TXP_2
DMI_TXP_3

GRAPHICS VID

<16> MCH_CLKSEL0
<16> MCH_CLKSEL1
<16> MCH_CLKSEL2

MCH_CLKSEL0
MCH_CLKSEL1
MCH_CLKSEL2

DMI

SA_CK#_0
SA_CK#_1
SB_CK#_0
SB_CK#_1

<14>
<14>
<15>
<15>

RSVD22
RSVD23
RSVD24
RSVD25

DDRA_CLK0
DDRA_CLK1
DDRB_CLK0
DDRB_CLK1

BG23
BF23
BH18
BF18

AP24
AT21
AV24
AU20

RSVD20

CLK

AY21

SA_CK_0
SA_CK_1
SB_CK_0
SB_CK_1

RSVD15
RSVD16
RSVD17

RSVD

B31
B2
M1

All RSVD balls on GMCH should be left No


Connect.

DDR CLK/ CONTROL/

RSVD1
RSVD2
RSVD3
RSVD4
RSVD5
RSVD6
RSVD7
RSVD8
RSVD9
RSVD10
RSVD11
RSVD12
RSVD13
RSVD14

COMPENSATION

U31B
M36
N36
R33
T33
AH9
AH10
AH12
AH13
K12
AL34
AK34
AN35
AM35
T24

2
R110
2
R86
2
R92
2
R103
2
R98
2
R89
2
R90
2
R88

1
@ 2.21K_0402_1%
1
@ 4.02K_0402_1%
1
@ 2.21K_0402_1%
1
@ 2.21K_0402_1%
1
@ 2.21K_0402_1%
1
@ 2.21K_0402_1%
1
@ 2.21K_0402_1%
1
@ 2.21K_0402_1%

1
@ 4.02K_0402_1%
1
@ 4.02K_0402_1%

MCH_CFG_19
R96
MCH_CFG_20
R95

+3VS

CANTIGA ES_FCBGA1329

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

of

45

DDRA_SDQ[0..63]

<15> DDRB_SDM[0..7]

DDRA_SMA[0..14]

<15> DDRB_SMA[0..14]

DDRB_SDQ[0..63]
DDRB_SDM[0..7]
DDRB_SMA[0..14]

U31E

SA_BS_0
SA_BS_1
SA_BS_2

BD21
BG18
AT25

DDRA_SBS0# <14>
DDRA_SBS1# <14>
DDRA_SBS2# <14>

SA_RAS#
SA_CAS#
SA_WE#

BB20
BD20
AY20

DDRA_SRAS# <14>
DDRA_SCAS# <14>
DDRA_SWE# <14>

SA_DM_0
SA_DM_1
SA_DM_2
SA_DM_3
SA_DM_4
SA_DM_5
SA_DM_6
SA_DM_7

AM37
AT41
AY41
AU39
BB12
AY6
AT7
AJ5

DDRA_SDM0
DDRA_SDM1
DDRA_SDM2
DDRA_SDM3
DDRA_SDM4
DDRA_SDM5
DDRA_SDM6
DDRA_SDM7

SA_DQS_0
SA_DQS_1
SA_DQS_2
SA_DQS_3
SA_DQS_4
SA_DQS_5
SA_DQS_6
SA_DQS_7

AJ44
AT44
BA43
BC37
AW12
BC8
AU8
AM7

DDRA_SDQS0
DDRA_SDQS1
DDRA_SDQS2
DDRA_SDQS3
DDRA_SDQS4
DDRA_SDQS5
DDRA_SDQS6
DDRA_SDQS7

SA_DQS#_0
SA_DQS#_1
SA_DQS#_2
SA_DQS#_3
SA_DQS#_4
SA_DQS#_5
SA_DQS#_6
SA_DQS#_7

AJ43
AT43
BA44
BD37
AY12
BD8
AU9
AM8

DDRA_SDQS0#
DDRA_SDQS1#
DDRA_SDQS2#
DDRA_SDQS3#
DDRA_SDQS4#
DDRA_SDQS5#
DDRA_SDQS6#
DDRA_SDQS7#

SA_MA_0
SA_MA_1
SA_MA_2
SA_MA_3
SA_MA_4
SA_MA_5
SA_MA_6
SA_MA_7
SA_MA_8
SA_MA_9
SA_MA_10
SA_MA_11
SA_MA_12
SA_MA_13
SA_MA_14

BA21
BC24
BG24
BH24
BG25
BA24
BD24
BG27
BF25
AW24
BC21
BG26
BH26
BH17
AY25

DDRA_SMA0
DDRA_SMA1
DDRA_SMA2
DDRA_SMA3
DDRA_SMA4
DDRA_SMA5
DDRA_SMA6
DDRA_SMA7
DDRA_SMA8
DDRA_SMA9
DDRA_SMA10
DDRA_SMA11
DDRA_SMA12
DDRA_SMA13
DDRA_SMA14

DDRB_SDQ0
DDRB_SDQ1
DDRB_SDQ2
DDRB_SDQ3
DDRB_SDQ4
DDRB_SDQ5
DDRB_SDQ6
DDRB_SDQ7
DDRB_SDQ8
DDRB_SDQ9
DDRB_SDQ10
DDRB_SDQ11
DDRB_SDQ12
DDRB_SDQ13
DDRB_SDQ14
DDRB_SDQ15
DDRB_SDQ16
DDRB_SDQ17
DDRB_SDQ18
DDRB_SDQ19
DDRB_SDQ20
DDRB_SDQ21
DDRB_SDQ22
DDRB_SDQ23
DDRB_SDQ24
DDRB_SDQ25
DDRB_SDQ26
DDRB_SDQ27
DDRB_SDQ28
DDRB_SDQ29
DDRB_SDQ30
DDRB_SDQ31
DDRB_SDQ32
DDRB_SDQ33
DDRB_SDQ34
DDRB_SDQ35
DDRB_SDQ36
DDRB_SDQ37
DDRB_SDQ38
DDRB_SDQ39
DDRB_SDQ40
DDRB_SDQ41
DDRB_SDQ42
DDRB_SDQ43
DDRB_SDQ44
DDRB_SDQ45
DDRB_SDQ46
DDRB_SDQ47
DDRB_SDQ48
DDRB_SDQ49
DDRB_SDQ50
DDRB_SDQ51
DDRB_SDQ52
DDRB_SDQ53
DDRB_SDQ54
DDRB_SDQ55
DDRB_SDQ56
DDRB_SDQ57
DDRB_SDQ58
DDRB_SDQ59
DDRB_SDQ60
DDRB_SDQ61
DDRB_SDQ62
DDRB_SDQ63

A
MEMORY
SYSTEM

SA_DQ_0
SA_DQ_1
SA_DQ_2
SA_DQ_3
SA_DQ_4
SA_DQ_5
SA_DQ_6
SA_DQ_7
SA_DQ_8
SA_DQ_9
SA_DQ_10
SA_DQ_11
SA_DQ_12
SA_DQ_13
SA_DQ_14
SA_DQ_15
SA_DQ_16
SA_DQ_17
SA_DQ_18
SA_DQ_19
SA_DQ_20
SA_DQ_21
SA_DQ_22
SA_DQ_23
SA_DQ_24
SA_DQ_25
SA_DQ_26
SA_DQ_27
SA_DQ_28
SA_DQ_29
SA_DQ_30
SA_DQ_31
SA_DQ_32
SA_DQ_33
SA_DQ_34
SA_DQ_35
SA_DQ_36
SA_DQ_37
SA_DQ_38
SA_DQ_39
SA_DQ_40
SA_DQ_41
SA_DQ_42
SA_DQ_43
SA_DQ_44
SA_DQ_45
SA_DQ_46
SA_DQ_47
SA_DQ_48
SA_DQ_49
SA_DQ_50
SA_DQ_51
SA_DQ_52
SA_DQ_53
SA_DQ_54
SA_DQ_55
SA_DQ_56
SA_DQ_57
SA_DQ_58
SA_DQ_59
SA_DQ_60
SA_DQ_61
SA_DQ_62
SA_DQ_63

DDR

AJ38
AJ41
AN38
AM38
AJ36
AJ40
AM44
AM42
AN43
AN44
AU40
AT38
AN41
AN39
AU44
AU42
AV39
AY44
BA40
BD43
AV41
AY43
BB41
BC40
AY37
BD38
AV37
AT36
AY38
BB38
AV36
AW36
BD13
AU11
BC11
BA12
AU13
AV13
BD12
BC12
BB9
BA9
AU10
AV9
BA11
BD9
AY8
BA6
AV5
AV7
AT9
AN8
AU5
AU6
AT5
AN10
AM11
AM5
AJ9
AJ8
AN12
AM13
AJ11
AJ12

DDRA_SDQS0
DDRA_SDQS1
DDRA_SDQS2
DDRA_SDQS3
DDRA_SDQS4
DDRA_SDQS5
DDRA_SDQS6
DDRA_SDQS7
DDRA_SDQS0#
DDRA_SDQS1#
DDRA_SDQS2#
DDRA_SDQS3#
DDRA_SDQS4#
DDRA_SDQS5#
DDRA_SDQS6#
DDRA_SDQS7#

<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>
<14>

AK47
AH46
AP47
AP46
AJ46
AJ48
AM48
AP48
AU47
AU46
BA48
AY48
AT47
AR47
BA47
BC47
BC46
BC44
BG43
BF43
BE45
BC41
BF40
BF41
BG38
BF38
BH35
BG35
BH40
BG39
BG34
BH34
BH14
BG12
BH11
BG8
BH12
BF11
BF8
BG7
BC5
BC6
AY3
AY1
BF6
BF5
BA1
BD3
AV2
AU3
AR3
AN2
AY2
AV1
AP3
AR1
AL1
AL2
AJ1
AH1
AM2
AM3
AH3
AJ3

SB_DQ_0
SB_DQ_1
SB_DQ_2
SB_DQ_3
SB_DQ_4
SB_DQ_5
SB_DQ_6
SB_DQ_7
SB_DQ_8
SB_DQ_9
SB_DQ_10
SB_DQ_11
SB_DQ_12
SB_DQ_13
SB_DQ_14
SB_DQ_15
SB_DQ_16
SB_DQ_17
SB_DQ_18
SB_DQ_19
SB_DQ_20
SB_DQ_21
SB_DQ_22
SB_DQ_23
SB_DQ_24
SB_DQ_25
SB_DQ_26
SB_DQ_27
SB_DQ_28
SB_DQ_29
SB_DQ_30
SB_DQ_31
SB_DQ_32
SB_DQ_33
SB_DQ_34
SB_DQ_35
SB_DQ_36
SB_DQ_37
SB_DQ_38
SB_DQ_39
SB_DQ_40
SB_DQ_41
SB_DQ_42
SB_DQ_43
SB_DQ_44
SB_DQ_45
SB_DQ_46
SB_DQ_47
SB_DQ_48
SB_DQ_49
SB_DQ_50
SB_DQ_51
SB_DQ_52
SB_DQ_53
SB_DQ_54
SB_DQ_55
SB_DQ_56
SB_DQ_57
SB_DQ_58
SB_DQ_59
SB_DQ_60
SB_DQ_61
SB_DQ_62
SB_DQ_63

SB_BS_0
SB_BS_1
SB_BS_2

BC16
BB17
BB33

DDRB_SBS0# <15>
DDRB_SBS1# <15>
DDRB_SBS2# <15>

SB_RAS#
SB_CAS#
SB_WE#

AU17
BG16
BF14

DDRB_SRAS# <15>
DDRB_SCAS# <15>
DDRB_SWE# <15>

SB_DM_0
SB_DM_1
SB_DM_2
SB_DM_3
SB_DM_4
SB_DM_5
SB_DM_6
SB_DM_7

AM47
AY47
BD40
BF35
BG11
BA3
AP1
AK2

DDRB_SDM0
DDRB_SDM1
DDRB_SDM2
DDRB_SDM3
DDRB_SDM4
DDRB_SDM5
DDRB_SDM6
DDRB_SDM7

SB_DQS_0
SB_DQS_1
SB_DQS_2
SB_DQS_3
SB_DQS_4
SB_DQS_5
SB_DQS_6
SB_DQS_7

AL47
AV48
BG41
BG37
BH9
BB2
AU1
AN6

DDRB_SDQS0
DDRB_SDQS1
DDRB_SDQS2
DDRB_SDQS3
DDRB_SDQS4
DDRB_SDQS5
DDRB_SDQS6
DDRB_SDQS7

SB_DQS#_0
SB_DQS#_1
SB_DQS#_2
SB_DQS#_3
SB_DQS#_4
SB_DQS#_5
SB_DQS#_6
SB_DQS#_7

AL46
AV47
BH41
BH37
BG9
BC2
AT2
AN5

DDRB_SDQS0#
DDRB_SDQS1#
DDRB_SDQS2#
DDRB_SDQS3#
DDRB_SDQS4#
DDRB_SDQS5#
DDRB_SDQS6#
DDRB_SDQS7#

SB_MA_0
SB_MA_1
SB_MA_2
SB_MA_3
SB_MA_4
SB_MA_5
SB_MA_6
SB_MA_7
SB_MA_8
SB_MA_9
SB_MA_10
SB_MA_11
SB_MA_12
SB_MA_13
SB_MA_14

AV17
BA25
BC25
AU25
AW25
BB28
AU28
AW28
AT33
BD33
BB16
AW33
AY33
BH15
AU33

DDRB_SMA0
DDRB_SMA1
DDRB_SMA2
DDRB_SMA3
DDRB_SMA4
DDRB_SMA5
DDRB_SMA6
DDRB_SMA7
DDRB_SMA8
DDRB_SMA9
DDRB_SMA10
DDRB_SMA11
DDRB_SMA12
DDRB_SMA13
DDRB_SMA14

U31D
DDRA_SDQ0
DDRA_SDQ1
DDRA_SDQ2
DDRA_SDQ3
DDRA_SDQ4
DDRA_SDQ5
DDRA_SDQ6
DDRA_SDQ7
DDRA_SDQ8
DDRA_SDQ9
DDRA_SDQ10
DDRA_SDQ11
DDRA_SDQ12
DDRA_SDQ13
DDRA_SDQ14
DDRA_SDQ15
DDRA_SDQ16
DDRA_SDQ17
DDRA_SDQ18
DDRA_SDQ19
DDRA_SDQ20
DDRA_SDQ21
DDRA_SDQ22
DDRA_SDQ23
DDRA_SDQ24
DDRA_SDQ25
DDRA_SDQ26
DDRA_SDQ27
DDRA_SDQ28
DDRA_SDQ29
DDRA_SDQ30
DDRA_SDQ31
DDRA_SDQ32
DDRA_SDQ33
DDRA_SDQ34
DDRA_SDQ35
DDRA_SDQ36
DDRA_SDQ37
DDRA_SDQ38
DDRA_SDQ39
DDRA_SDQ40
DDRA_SDQ41
DDRA_SDQ42
DDRA_SDQ43
DDRA_SDQ44
DDRA_SDQ45
DDRA_SDQ46
DDRA_SDQ47
DDRA_SDQ48
DDRA_SDQ49
DDRA_SDQ50
DDRA_SDQ51
DDRA_SDQ52
DDRA_SDQ53
DDRA_SDQ54
DDRA_SDQ55
DDRA_SDQ56
DDRA_SDQ57
DDRA_SDQ58
DDRA_SDQ59
DDRA_SDQ60
DDRA_SDQ61
DDRA_SDQ62
DDRA_SDQ63

MEMORY

<14> DDRA_SMA[0..14]

SYSTEM

<15> DDRB_SDQ[0..63]

DDRA_SDM[0..7]

<14> DDRA_SDM[0..7]

DDR

<14> DDRA_SDQ[0..63]

CANTIGA ES_FCBGA1329

DDRB_SDQS0
DDRB_SDQS1
DDRB_SDQS2
DDRB_SDQS3
DDRB_SDQS4
DDRB_SDQS5
DDRB_SDQS6
DDRB_SDQS7
DDRB_SDQS0#
DDRB_SDQS1#
DDRB_SDQS2#
DDRB_SDQS3#
DDRB_SDQS4#
DDRB_SDQS5#
DDRB_SDQS6#
DDRB_SDQS7#

<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>
<15>

CANTIGA ES_FCBGA1329

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

of

45

U31C

<17> GMCH_LCD_CLK
<17> GMCH_LCD_DATA
<17> GMCH_ENVDD

R402

GMCH_TXCLKGMCH_TXCLK+
GMCH_TZCLKGMCH_TZCLK+

<17> GMCH_TXOUT0<17> GMCH_TXOUT1<17> GMCH_TXOUT2<17> GMCH_TXOUT0+


<17> GMCH_TXOUT1+
<17> GMCH_TXOUT2+
<17> GMCH_TZOUT0<17> GMCH_TZOUT1<17> GMCH_TZOUT2-

C41
C40
B37
A37

LVDSA_CLK#
LVDSA_CLK
LVDSB_CLK#
LVDSB_CLK

GMCH_TXOUT0GMCH_TXOUT1GMCH_TXOUT2-

H47
E46
G40
A40

LVDSA_DATA#_0
LVDSA_DATA#_1
LVDSA_DATA#_2
LVDSA_DATA#_3

GMCH_TXOUT0+
GMCH_TXOUT1+
GMCH_TXOUT2+

H48
D45
F40
B40

LVDSA_DATA_0
LVDSA_DATA_1
LVDSA_DATA_2
LVDSA_DATA_3

GMCH_TZOUT0GMCH_TZOUT1GMCH_TZOUT2-

A41
H38
G37
J37

LVDSB_DATA#_0
LVDSB_DATA#_1
LVDSB_DATA#_2
LVDSB_DATA#_3

GMCH_TZOUT0+
GMCH_TZOUT1+
GMCH_TZOUT2+

B42
G38
F37
K37

LVDSB_DATA_0
LVDSB_DATA_1
LVDSB_DATA_2
LVDSB_DATA_3

GMCH_TV_COMPS
GMCH_TV_LUMA
GMCH_TV_CRMA

F25
H25
K25

TVA_DAC
TVB_DAC
TVC_DAC

H24

TV_RTN

C31
E32

TV_DCONSEL_0
TV_DCONSEL_1

2
R105

LVDS_IBG
LVDS_VBG
LVDS_VREFH
LVDS_VREFL

R93
TV_DCONSEL_0
TV_DCONSEL_1

75_0402_1%
75_0402_1%
75_0402_1%

Change to 0Ohm when use PM chip


<18> GMCH_CRT_B

<18> GMCH_CRT_R

1
1
1

E28

CRT_BLUE

G28

CRT_GREEN

150_0402_1%

J28

CRT_RED

150_0402_1%

G29

CRT_IRTN

H32
J32
J29
E29

CRT_DDC_CLK
CRT_DDC_DATA
CRT_HSYNC
CRT_TVO_IREF

L29

CRT_VSYNC

150_0402_1%

GMCH_CRT_CLK
GMCH_CRT_DATA

<18> GMCH_CRT_CLK
<18> GMCH_CRT_DATA
<18> GMCH_CRT_HSYNC

CRT_IREF

<18> GMCH_CRT_VSYNC

VGA

2
R114
2
R115
2
R116

<18> GMCH_CRT_G

TV

R104

<17> GMCH_TZOUT0+
<17> GMCH_TZOUT1+
<17> GMCH_TZOUT2+

C44
B43
E37
E38

LVDS_IBG
2.37K_0402_1%
2
1
R517
0_0402_5%
GMCH_TXCLKGMCH_TXCLK+
GMCH_TZCLKGMCH_TZCLK+

LVDS

<17>
<17>
<17>
<17>

L_BKLT_CTRL
L_BKLT_EN
L_CTRL_CLK
L_CTRL_DATA
L_DDC_CLK
L_DDC_DATA
L_VDD_EN

GRAPHICS

<29> ENBKL

L32
G32
M32
M33
K33
J33
M29

LBKLT_EN
LCTLA_CLK
LCTLB_DATA
GMCH_LCD_CLK
GMCH_LCD_DATA

PCI-EXPRESS

<17> DPST_PWM
1
2
R117
0_0402_5%

T37
T36

PEG_RX#_0
PEG_RX#_1
PEG_RX#_2
PEG_RX#_3
PEG_RX#_4
PEG_RX#_5
PEG_RX#_6
PEG_RX#_7
PEG_RX#_8
PEG_RX#_9
PEG_RX#_10
PEG_RX#_11
PEG_RX#_12
PEG_RX#_13
PEG_RX#_14
PEG_RX#_15

H44
J46
L44
L40
N41
P48
N44
T43
U43
Y43
Y48
Y36
AA43
AD37
AC47
AD39

PEG_RX_0
PEG_RX_1
PEG_RX_2
PEG_RX_3
PEG_RX_4
PEG_RX_5
PEG_RX_6
PEG_RX_7
PEG_RX_8
PEG_RX_9
PEG_RX_10
PEG_RX_11
PEG_RX_12
PEG_RX_13
PEG_RX_14
PEG_RX_15

H43
J44
L43
L41
N40
P47
N43
T42
U42
Y42
W47
Y37
AA42
AD36
AC48
AD40

PEG_TX#_0
PEG_TX#_1
PEG_TX#_2
PEG_TX#_3
PEG_TX#_4
PEG_TX#_5
PEG_TX#_6
PEG_TX#_7
PEG_TX#_8
PEG_TX#_9
PEG_TX#_10
PEG_TX#_11
PEG_TX#_12
PEG_TX#_13
PEG_TX#_14
PEG_TX#_15

J41
M46
M47
M40
M42
R48
N38
T40
U37
U40
Y40
AA46
AA37
AA40
AD43
AC46

PEG_TX_0
PEG_TX_1
PEG_TX_2
PEG_TX_3
PEG_TX_4
PEG_TX_5
PEG_TX_6
PEG_TX_7
PEG_TX_8
PEG_TX_9
PEG_TX_10
PEG_TX_11
PEG_TX_12
PEG_TX_13
PEG_TX_14
PEG_TX_15

J42
L46
M48
M39
M43
R47
N37
T39
U36
U39
Y39
Y46
AA36
AA39
AD42
AD46

PEG_COMP

10mils

1
R130

49.9_0402_1%

+1.05VS

+3VS

PEG_COMPI
PEG_COMPO

2 2.2K_0402_5%

GMCH_LCD_CLK

R122 1

2 2.2K_0402_5%

GMCH_LCD_DATA

R127 1

2 10K_0402_5%

LCTLB_DATA

R120 1

2 10K_0402_5%

LCTLA_CLK

R108 1

2 2.2K_0402_5%

GMCH_CRT_CLK

R100 1

2 2.2K_0402_5%

GMCH_CRT_DATA

CANTIGA ES_FCBGA1329

R119
1.02K_0402_1%

R123 1

R124

0_0402_5%

TV_DCONSEL_0

R109

0_0402_5%

TV_DCONSEL_1

R112 1

2 100K_0402_5%

Compal Electronics, Inc.

Compal Secret Data

Security Classification

LBKLT_EN

2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

10

of

45

U31F

+1.05VS

+1.8V

VCC_SM_AT13

+1.05VS

@
@

VCC_AXG_SENSE
VSS_AXG_SENSE

AJ14
AH14

VCC_AXG_SENSE
VSS_AXG_SENSE

+1.05VS
1

+ C122

C193

C194

C195

U31G
C192

220U_D2_4VM_R15
0.22U_0402_6.3V6K
0.1U_0402_16V4Z
2
2
2
10U_0805_10V4Z
0.22U_0402_6.3V6K

Cavity Capacitors

VCC_AXG: 6326.84mA
(330UF*2, 22UF*1, 10UF*1, 1U*1, 0.47U*1, 0.1UF*2)

+1.05VS

C180

C181

C172 1

0.47U_0603_16V4Z

C174 1

C171 1

C178 1

10U_0805_10V4Z
0.1U_0402_16V4Z
2
2
2
2
10U_0805_10V4Z
0.1U_0402_16V4Z

1U_0402_6.3V4Z

Cavity Capacitors

C118

1
+

330U_D2E_2.5VM_R15
2

AG34
AC34
AB34
AA34
Y34
V34
U34
AM33
AK33
AJ33
AG33
AF33

VCC_1
VCC_2
VCC_3
VCC_4
VCC_5
VCC_6
VCC_7
VCC_8
VCC_9
VCC_10
VCC_11
VCC_12

AE33
AC33
AA33
Y33
W33
V33
U33
AH28
AF28
AC28
AA28
AJ26
AG26
AE26
AC26
AH25
AG25
AF25
AG24
AJ23
AH23
AF23
T32

VCC_13
VCC_14
VCC_15
VCC_16
VCC_17
VCC_18
VCC_19
VCC_20
VCC_21
VCC_22
VCC_23
VCC_24
VCC_25
VCC_26
VCC_27
VCC_28
VCC_29
VCC_30
VCC_31
VCC_32
VCC_33
VCC_34
VCC_35

POWER

GFX NCTF

+1.05VS

VCC_NCTF_1
VCC_NCTF_2
VCC_NCTF_3
VCC_NCTF_4
VCC_NCTF_5
VCC_NCTF_6
VCC_NCTF_7
VCC_NCTF_8
VCC_NCTF_9
VCC_NCTF_10
VCC_NCTF_11
VCC_NCTF_12
VCC_NCTF_13
VCC_NCTF_14
VCC_NCTF_15
VCC_NCTF_16
VCC_NCTF_17
VCC_NCTF_18
VCC_NCTF_19
VCC_NCTF_20
VCC_NCTF_21
VCC_NCTF_22
VCC_NCTF_23
VCC_NCTF_24
VCC_NCTF_25
VCC_NCTF_26
VCC_NCTF_27
VCC_NCTF_28
VCC_NCTF_29
VCC_NCTF_30
VCC_NCTF_31
VCC_NCTF_32
VCC_NCTF_33
VCC_NCTF_34
VCC_NCTF_35
VCC_NCTF_36
VCC_NCTF_37
VCC_NCTF_38
VCC_NCTF_39
VCC_NCTF_40
VCC_NCTF_41
VCC_NCTF_42
VCC_NCTF_43
VCC_NCTF_44

Place close to the GMCH

+1.8V

C205

VCC_SM: 2600mA
(330UF*1, 22UF*2, 0.1UF*1)

1
1

C190

C191

C196

330U_D2E_2.5VM_R15
10U_0805_10V4Z
2
2
2
2
10U_0805_10V4Z
0.1U_0402_16V4Z

Place on the edge


Reference PILLAR_ROCK CRB Rev1.0

GFX

PAD
PAD

VCC_AXG_1
VCC_AXG_2
VCC_AXG_3
VCC_AXG_4
VCC_AXG_5
VCC_AXG_6
VCC_AXG_7
VCC_AXG_8
VCC_AXG_9
VCC_AXG_10
VCC_AXG_11
VCC_AXG_12
VCC_AXG_13
VCC_AXG_14
VCC_AXG_15
VCC_AXG_16
VCC_AXG_17
VCC_AXG_18
VCC_AXG_19
VCC_AXG_20
VCC_AXG_21
VCC_AXG_22
VCC_AXG_23
VCC_AXG_24
VCC_AXG_25
VCC_AXG_26
VCC_AXG_27
VCC_AXG_28
VCC_AXG_29
VCC_AXG_30
VCC_AXG_31
VCC_AXG_32
VCC_AXG_33
VCC_AXG_34
VCC_AXG_35
VCC_AXG_36
VCC_AXG_37
VCC_AXG_38
VCC_AXG_39
VCC_AXG_40
VCC_AXG_41
VCC_AXG_42

VCC: 1930.4mA (GMCH), 1210.34mA (MCH)


(270UF*1, 22UF*1, 0.22UF*2, 0.1UF*1)

+1.05VS

VCC

T10
T9

Y26
AE25
AB25
AA25
AE24
AC24
AA24
Y24
AE23
AC23
AB23
AA23
AJ21
AG21
AE21
AC21
AA21
Y21
AH20
AF20
AE20
AC20
AB20
AA20
T17
T16
AM15
AL15
AE15
AJ15
AH15
AG15
AF15
AB15
AA15
Y15
V15
U15
AN14
AM14
U14
T14

Place close to the GMCH

NCTF

VCC_SM_AW16

VCC_SM_36/NC
VCC_SM_37/NC
VCC_SM_38/NC
VCC_SM_39/NC
VCC_SM_40/NC
VCC_SM_41/NC
VCC_SM_42/NC

W28
V28
W26
V26
W25
V25
W24
V24
W23
V23
AM21
AL21
AK21
W21
V21
U21
AM20
AK20
W20
U20
AM19
AL19
AK19
AJ19
AH19
AG19
AF19
AE19
AB19
AA19
Y19
W19
V19
U19
AM17
AK17
AH17
AG17
AF17
AE17
AC17
AB17
Y17
W17
V17
AM16
AL16
AK16
AJ16
AH16
AG16
AF16
AE16
AC16
AB16
AA16
Y16
W16
V16
U16

VCC

BA36
BB24
BD16
BB21
AW16
AW13
AT13

VCC

VCC_SM_BA36
VCC_SM_BB24
VCC_SM_BD16

VCC_AXG_NTCF_1
VCC_AXG_NCTF_2
VCC_AXG_NCTF_3
VCC_AXG_NCTF_4
VCC_AXG_NCTF_5
VCC_AXG_NCTF_6
VCC_AXG_NCTF_7
VCC_AXG_NCTF_8
VCC_AXG_NCTF_9
VCC_AXG_NCTF_10
VCC_AXG_NCTF_11
VCC_AXG_NCTF_12
VCC_AXG_NCTF_13
VCC_AXG_NCTF_14
VCC_AXG_NCTF_15
VCC_AXG_NCTF_16
VCC_AXG_NCTF_17
VCC_AXG_NCTF_18
VCC_AXG_NCTF_19
VCC_AXG_NCTF_20
VCC_AXG_NCTF_21
VCC_AXG_NCTF_22
VCC_AXG_NCTF_23
VCC_AXG_NCTF_24
VCC_AXG_NCTF_25
VCC_AXG_NCTF_26
VCC_AXG_NCTF_27
VCC_AXG_NCTF_28
VCC_AXG_NCTF_29
VCC_AXG_NCTF_30
VCC_AXG_NCTF_31
VCC_AXG_NCTF_32
VCC_AXG_NCTF_33
VCC_AXG_NCTF_34
VCC_AXG_NCTF_35
VCC_AXG_NCTF_36
VCC_AXG_NCTF_37
VCC_AXG_NCTF_38
VCC_AXG_NCTF_39
VCC_AXG_NCTF_40
VCC_AXG_NCTF_41
VCC_AXG_NCTF_42
VCC_AXG_NCTF_43
VCC_AXG_NCTF_44
VCC_AXG_NCTF_45
VCC_AXG_NCTF_46
VCC_AXG_NCTF_47
VCC_AXG_NCTF_48
VCC_AXG_NCTF_49
VCC_AXG_NCTF_50
VCC_AXG_NCTF_51
VCC_AXG_NCTF_52
VCC_AXG_NCTF_53
VCC_AXG_NCTF_54
VCC_AXG_NCTF_55
VCC_AXG_NCTF_56
VCC_AXG_NCTF_57
VCC_AXG_NCTF_58
VCC_AXG_NCTF_59
VCC_AXG_NCTF_60

VCC CORE

SM

Pins BA36, BB24, BD16,


BB21, AW16, AW13, AT13
could be left NC for DDR2
board.

VCC

Reference PILLAR_ROCK CRB Rev1.0

POWER

VCC_SM_1
VCC_SM_2
VCC_SM_3
VCC_SM_4
VCC_SM_5
VCC_SM_6
VCC_SM_7
VCC_SM_8
VCC_SM_9
VCC_SM_10
VCC_SM_11
VCC_SM_12
VCC_SM_13
VCC_SM_14
VCC_SM_15
VCC_SM_16
VCC_SM_17
VCC_SM_18
VCC_SM_19
VCC_SM_20
VCC_SM_21
VCC_SM_22
VCC_SM_23
VCC_SM_24
VCC_SM_25
VCC_SM_26
VCC_SM_27
VCC_SM_28
VCC_SM_29
VCC_SM_30
VCC_SM_31
VCC_SM_32
VCC_SM_33
VCC_SM_34
VCC_SM_35

VCC_SM_BA36
VCC_SM_BB24
VCC_SM_BD16
VCC_SM_AW16
VCC_SM_AT13
1
1
1
1
1
C164
C170
C169
C185
C200
@
@
@
@
@
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
2
2
2
2
2
0.1U_0402_16V7K
0.1U_0402_16V7K

VCC SM LF

2600mA
AP33
AN33
BH32
BG32
BF32
BD32
BC32
BB32
BA32
AY32
AW32
AV32
AU32
AT32
AR32
AP32
AN32
BH31
BG31
BF31
BG30
BH29
BG29
BF29
BD29
BC29
BB29
BA29
AY29
AW29
AV29
AU29
AT29
AR29
AP29

VCC_SM_LF1
VCC_SM_LF2
VCC_SM_LF3
VCC_SM_LF4
VCC_SM_LF5
VCC_SM_LF6
VCC_SM_LF7

AV44
BA37
AM40
AV21
AY5
AM10
BB13

VCCSM_LF1
VCCSM_LF2
VCCSM_LF3
VCCSM_LF4
VCCSM_LF5
VCCSM_LF6
VCCSM_LF7
1
C165

AM32
AL32
AK32
AJ32
AH32
AG32
AE32
AC32
AA32
Y32
W32
U32
AM30
AL30
AK30
AH30
AG30
AF30
AE30
AC30
AB30
AA30
Y30
W30
V30
U30
AL29
AK29
AJ29
AH29
AG29
AE29
AC29
AA29
Y29
W29
V29
AL28
AK28
AL26
AK26
AK25
AK24
AK23

CANTIGA ES_FCBGA1329
C159

C158

C177

C202

C199

C211

1
A

0.1U_0402_16V7K
0.22U_0402_6.3V6K
0.47U_0603_16V4Z
1U_0402_6.3V4Z
2
2
2
2
2
2
2
0.1U_0402_16V7K
0.22U_0402_6.3V6K
1U_0402_6.3V4Z

CANTIGA ES_FCBGA1329

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

11

of

45

+1.05VS_HPLL
+1.05VS_DPLLA

L32 1
2
MBK1608121YZF_0603

VCCA_HPLL

AE1

VCCA_MPLL

1000P_0402_50V7K
2

VCCA_LVDS: 13.2mA
(1000PF*1)

J48

VCCA_LVDS

J47

VSSA_LVDS

C216

+1.05VS_PEGPLL
VCCA_PEG_PLL:
1
C519

AA48

0.1U_0402_16V4Z

Please check Power


source if want
support IAMT

+1.05VS_A_SM_CK

+3VS_DACBG
1
2
R106
0_0603_5%

+1.05VS

L30
MBK1608221YZF_0603 1
C489

C168

1
C486
@
0.1U_0402_16V4Z
10U_0805_6.3V6M
2
2
2
0.01U_0402_16V7K
C488

C176

VCCA_SM_CK: 24mA
(22UF*1, 2.2UF*1, 0.1UF*1)

1
1
C182
C189
C186
@
2.2U_0603_6.3V6K
0.1U_0402_16V4Z
2
2
2
22U_0805_6.3V6M

NO_STUFF

Close to Ball A25

VCCA_TV_DAC: 40mA (0.1UF*1,


0.01UF*1 for each DAC)

L29 1
2
MBK1608221YZF_0603
C478

C477

VCCD_HDA: 50mA
(0.1UF*1)
+1.5VS_HDA

+1.5VS

1
2
L6
MBK1608221YZF_0603

C183

C184

+1.05VS_PEGPLL

Please check Power


source if want
support IAMT

VCCD_TVDAC

L28

VCCD_QDAC

AF1

VCCD_HPLL

+1.8V

M38
L37

1
R132
0_0603_5%

180Ohm@100MHz

C188

0.1U_0402_16V4Z
2
2
0.01U_0402_16V7K

BF21
BH20
BG20
BF20

R91
0_0402_5%
@

C108
0.47U_0603_16V4Z
D

+1.05VS

1
2
+1.8V
L28
MBK1608121YZF_0603
C466

1
K47

C265

2
R178
0_0603_5%

+1.8V

C197

Please check Power


source if want
support IAMT

0.1U_0402_16V4Z

+1.05VS_PEG: 1782mA +1.05VS_PEG


(220UF*1, 22UF*1, 4.7UF*1)

V48
U48
V47
U47
U46

1
1

1
R174
0_0805_5%

+1.05VS
B

+ C258

C236

10U_0805_10V4Z
2

220U_D2_4VM_R15
+1.05VS

AH48
AF48
AH47
AG47

+1.05VS_DMI

VCC_DMI: 456mA
(0.1UF*1)

2
VTTLF1
VTTLF2
VTTLF3

0.1uH 20%
1
1

C261

+3VS
1

1782mA
VCC_PEG_1
VCC_PEG_2
VCC_PEG_3
VCC_PEG_4
VCC_PEG_5

+1.8V_TX_LVDS

1000P_0402_50V7K
2
2 10U_0805_10V4Z

VCC_HV: 105.3mA
C35
B35
A35

1
2
1
2
R377
C167
1_0402_1% 10U_0805_6.3V6M

0.1U_0402_16V4Z

+1.8V_TX_LVDS: 118.8mA
(22UF*1, 1000PF*1)

1
2
R163
0_0805_5%
C219
0.1U_0402_16V4Z

VTTLF_CAP1
A8
VTTLF_CAP2
L1
AB2 VTTLF_CAP3
C142

C438

C452

0.47U_0603_16V4Z
0.47U_0603_16V4Z
2
2
2
0.47U_0603_16V4Z

CANTIGA ES_FCBGA1329
+1.8V_LVDS

C203

2007/09/20

Issued Date

+3VS

10_0603_5%
CH751H-40PT_SOD323-2

Compal Electronics, Inc.

Compal Secret Data

Security Classification

R172

D10
+1.05VS

VCCD_LVDS: 60.311111mA
(1UF*1)

C179

1
2
R83
100_0603_1%

VCCD_LVDS_1
VCCD_LVDS_2

10U_0805_6.3V6M
2
2
1U_0402_6.3V4Z

VCCD_QDAC: 48.363mA +1.5VS_QDAC


(0.1UF*1, 0.01UF*1)
+1.5VS

50mA

VCCD_PEG_PLL

60.31mA

C201
A

48.363mA

B22
B21
A21

105.3mA
VCC_HV_1
VCC_HV_2
VCC_HV_3

456mA

AA47

VCCD_PEG_PLL: 50mA
(0.1UF*1)

Also power for internal


Thermal Sensor

0.1U_0402_16V4Z
2
2
0.022U_0402_16V7K

VCC_TX_LVDS

VCC_DMI_1
VCC_DMI_2
VCC_DMI_3
VCC_DMI_4

M25

VCC_SM_CK: 119.85mA
(10UF*1, 0.1UF*1) 1uH 30%

118.8mA

50mA

157.2mA

+1.05VS_HPLL

VCC_SM_CK_1
VCC_SM_CK_2
VCC_SM_CK_3
VCC_SM_CK_4

VCC_HDA

+1.5VS_QDAC

VCC_AXF_1
VCC_AXF_2
VCC_AXF_3

A32

VCCD_HPLL: 157.2mA (0.1UF*1)

+1.5VS_TVDAC

1
2
R376
0_0603_5%
1
1
C471
C470
@
10U_0805_6.3V6M
2
2
1U_0402_6.3V4Z

VCCA_TV_DAC_1
VCCA_TV_DAC_2

58.696mA
+1.5VS_TVDAC

Please check Power


source if want
support IAMT

VCC_AXF: 321.35mA
(10UF*1, 1UF*1)

B24
A24

R395
0_0402_5%

0.1U_0402_16V4Z
2
2
0.01U_0402_16V7K

VCCD_TVDAC: 58.696mA
(0.1UF*1, 0.01UF*1)

VCCA_SM_CK_1
VCCA_SM_CK_2
VCCA_SM_CK_3
VCCA_SM_CK_4
VCCA_SM_CK_5
VCCA_SM_CK_NCTF_1
VCCA_SM_CK_NCTF_2
VCCA_SM_CK_NCTF_3
VCCA_SM_CK_NCTF_4
VCCA_SM_CK_NCTF_5
VCCA_SM_CK_NCTF_6
VCCA_SM_CK_NCTF_7
VCCA_SM_CK_NCTF_8

+3VS

180Ohm@100MHz

C100

87.79mA
+3VS_TVDAC

+3VS_TVDAC

C116

+1.8V_SM_CK

24mA
AP28
AN28
AP25
AN25
AN24
AM28
AM26
AM25
AL25
AM24
AL24
AM23
AL23

C127

220U_D2_4VM_R15
4.7U_0805_10V4Z
2
2
2
2
4.7U_0805_10V4Z
2.2U_0603_6.3V6K

POWER

VCCA_SM_1
VCCA_SM_2
VCCA_SM_3
VCCA_SM_4
VCCA_SM_5
VCCA_SM_6
VCCA_SM_7
VCCA_SM_8
VCCA_SM_9

+1.05VS_AXF

DMI

4.7U_0805_10V4Z
2
2
2
22U_0805_6.3V6M
1U_0402_6.3V4Z

Please check Power


source if want
support IAMT

VCCA_DAC_BG: 2.6833333mA
(0.1UF*1, 0.01UF*1)
+3VS

C173

+
C435
@
220U_D2_4VM_R15
2

VTT

480mA
AR20
AP20
AN20
AR17
AP17
AN17
AT16
AR16
AP16

VCCA_SM:
(22UF*2, 4.7UF*1, 1UF*1)

1
2
R97
0_0805_5%

VCCA_PEG_PLL

50mA

+1.05VS_A_SM

VCCA_PEG_BG

1
C104

(0.1UF*1)

+1.05VS

CRT

0.414mA
AD48

50mA

No CIS Symbol

L8 1
2
MBK1608221YZF_0603
2
1
1
2
C233
R142
10U_0805_6.3V6M 1_0402_1%
+1.05VS

Close to Ball A26, B27

13.2mA

VCCA_PEG_BG: 0.414mA
(0.1UF*1)

0.1U_0402_16V4Z
2

139.2mA

AXF

AD1

+1.05VS_MPLL

HV

Please check Power


source if want
support IAMT

0.1U_0402_16V4Z
2
2
0.01U_0402_16V7K

220U_D2_4VM_R15
2

+VCCA_PEG_BG

24mA

+1.05VS_HPLL
1

C213

VTTLF

C494

VCCA_DPLLB

U13
T13
U12
T12
U11
T11
U10
T10
U9
T9
U8
T8
U7
T7
U6
T6
U5
T5
V3
U3
V2
U2
T2
V1
U1

TV

C606

VCCA_DPLLA

L48

+1.8V_TX_LVDS

R140
0_0402_5%
1
2

+1.5VS

+3VS_CRTDAC

F47

+1.05VS_DPLLB

PEG

R141
@ 0_0402_5%
1
2

+3VS

1
2
L31
MBK1608221YZF_0603 1
C495
1

+1.05VS_DPLLA

64.8mA

C263
2
2
10U_0805_10V4Z
0.1U_0402_16V4Z

C437
22U_0805_6.3V6M
2

+3VS

VSSA_DAC_BG

C214

FOR EMI 20080226

VCCA_CRT_DAC: 73mA (0.1UF*1, 0.01UF*1)

VCCA_DAC_BG

B25

PLL

2
0.1U_0402_16V4Z

A25

+3VS_DACBG

A PEG A LVDS

L10 1
2
MBK1608121YZF_0603

HDA

R335
0.5_0603_1%

D TV/CRT

C149

VTT_1
VTT_2
VTT_3
VTT_4
VTT_5
VTT_6
VTT_7
VTT_8
VTT_9
VTT_10
VTT_11
VTT_12
VTT_13
VTT_14
VTT_15
VTT_16
VTT_17
VTT_18
VTT_19
VTT_20
VTT_21
VTT_22
VTT_23
VTT_24
VTT_25

VCCA_CRT_DAC_1
VCCA_CRT_DAC_2

2.69mA

+1.05VS_DPLLB

L5 1
2
MBK1608121YZF_0603

VCCA_MPLL: 139.2mA
(22UF*1, 0.1UF*1)

B27
A26

+3VS_CRTDAC

VTT: 852mA
(270UF*1, 4.7UF*2, 2.2UF*1, 0.47UF*1)

+1.05VS

852mA

73mA

SM CK

120Ohm@100MHz

U31H

C513

2
220U_D2_4VM_R15
VCCA_DPLLA
2
0.1U_0402_16V4Z
VCCA_DPLLB: 64.8mA
(220UF*1, 0.1UF*1)

Please check Power


source if want
support IAMT

+1.05VS_MPLL

1
C505

A CK

+1.05VS

4.7U_0805_10V4Z
2
2
0.1U_0402_16V4Z

Please check Power


source if want
support IAMT
D

LVDS

(4.7UF*1, 0.1UF*1)

C441

A SM

FOR EMI 20080226


L23 1
2
MBK1608121YZF_0603
1
C434
VCCA_HPLL: 24mA

+1.05VS

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

12

of

45

VSS

AM36
AE36
P36
L36
J36
F36
B36
AH35
AA35
Y35
U35
T35
BF34
AM34
AJ34
AF34
AE34
W34
B34
A34
BG33
BC33
BA33
AV33
AR33
AL33
AH33
AB33
P33
L33
H33
N32
K32
F32
C32
A31
AN29
T29
N29
K29
H29
F29
A29
BG28
BD28
BA28
AV28
AT28
AR28
AJ28
AG28
AE28
AB28
Y28
P28
K28
H28
F28
C28
BF26
AH26
AF26
AB26
AA26
C26
B26
BH25
BD25
BB25
AV25
AR25
AJ25
AC25
Y25
N25
L25
J25
G25
E25
BF24
AD12
AY24
AT24
AJ24
AH24
AF24
AB24
R24
L24
K24
J24
G24
F24
E24
BH23
AG23
Y23
B23
A23
AJ6

BG21
L12
AW21
AU21
AP21
AN21
AH21
AF21
AB21
R21
M21
J21
G21
BC20
BA20
AW20
AT20
AJ20
AG20
Y20
N20
K20
F20
C20
A20
BG19
A18
BG17
BC17
AW17
AT17
R17
M17
H17
C17

VSS_199
VSS_200
VSS_201
VSS_202
VSS_203
VSS_204
VSS_205
VSS_206
VSS_207
VSS_208
VSS_209
VSS_210
VSS_211
VSS_212
VSS_213
VSS_214
VSS_215
VSS_216
VSS_217
VSS_218
VSS_219
VSS_220
VSS_221
VSS_222
VSS_223
VSS_224
VSS_225
VSS_226
VSS_227
VSS_228
VSS_229
VSS_230
VSS_231
VSS_232
VSS_233

BA16

VSS_235

AU16
AN16
N16
K16
G16
E16
BG15
AC15
W15
A15
BG14
AA14
C14
BG13
BC13
BA13

VSS_237
VSS_238
VSS_239
VSS_240
VSS_241
VSS_242
VSS_243
VSS_244
VSS_245
VSS_246
VSS_247
VSS_248
VSS_249
VSS_250
VSS_251
VSS_252

AN13
AJ13
AE13
N13
L13
G13
E13
BF12
AV12
AT12
AM12
AA12
J12
A12
BD11
BB11
AY11
AN11
AH11

VSS_255
VSS_256
VSS_257
VSS_258
VSS_259
VSS_260
VSS_261
VSS_262
VSS_263
VSS_264
VSS_265
VSS_266
VSS_267
VSS_268
VSS_269
VSS_270
VSS_271
VSS_272
VSS_273

Y11
N11
G11
C11
BG10
AV10
AT10
AJ10
AE10
AA10
M10
BF9
BC9
AN9
AM9
AD9
G9
B9
BH8
BB8
AV8
AT8

VSS_275
VSS_276
VSS_277
VSS_278
VSS_279
VSS_280
VSS_281
VSS_282
VSS_283
VSS_284
VSS_285
VSS_286
VSS_287
VSS_288
VSS_289
VSS_290
VSS_291
VSS_292
VSS_293
VSS_294
VSS_295
VSS_296

VSS

VSS NCTF

U31J
VSS_100
VSS_101
VSS_102
VSS_103
VSS_104
VSS_105
VSS_106
VSS_107
VSS_108
VSS_109
VSS_110
VSS_111
VSS_112
VSS_113
VSS_114
VSS_115
VSS_116
VSS_117
VSS_118
VSS_119
VSS_120
VSS_121
VSS_122
VSS_123
VSS_124
VSS_125
VSS_126
VSS_127
VSS_128
VSS_129
VSS_130
VSS_131
VSS_132
VSS_133
VSS_134
VSS_135
VSS_136
VSS_137
VSS_138
VSS_139
VSS_140
VSS_141
VSS_142
VSS_143
VSS_144
VSS_145
VSS_146
VSS_147
VSS_148
VSS_149
VSS_150
VSS_151
VSS_152
VSS_153
VSS_154
VSS_155
VSS_156
VSS_157
VSS_158
VSS_159
VSS_160
VSS_161
VSS_162
VSS_163
VSS_164
VSS_165
VSS_166
VSS_167
VSS_168
VSS_169
VSS_170
VSS_171
VSS_172
VSS_173
VSS_174
VSS_175
VSS_176
VSS_177
VSS_178
VSS_179
VSS_180
VSS_181
VSS_182
VSS_183
VSS_184
VSS_185
VSS_186
VSS_187
VSS_188
VSS_189
VSS_190
VSS_191
VSS_192
VSS_193
VSS_194
VSS_195
VSS_196
VSS_197
VSS_198
VSS_199

VSS SCB

VSS_1
VSS_2
VSS_3
VSS_4
VSS_5
VSS_6
VSS_7
VSS_8
VSS_9
VSS_10
VSS_11
VSS_12
VSS_13
VSS_14
VSS_15
VSS_16
VSS_17
VSS_18
VSS_19
VSS_20
VSS_21
VSS_22
VSS_23
VSS_24
VSS_25
VSS_26
VSS_27
VSS_28
VSS_29
VSS_30
VSS_31
VSS_32
VSS_33
VSS_34
VSS_35
VSS_36
VSS_37
VSS_38
VSS_39
VSS_40
VSS_41
VSS_42
VSS_43
VSS_44
VSS_45
VSS_46
VSS_47
VSS_48
VSS_49
VSS_50
VSS_51
VSS_52
VSS_53
VSS_54
VSS_55
VSS_56
VSS_57
VSS_58
VSS_59
VSS_60
VSS_61
VSS_62
VSS_63
VSS_64
VSS_65
VSS_66
VSS_67
VSS_68
VSS_69
VSS_70
VSS_71
VSS_72
VSS_73
VSS_74
VSS_75
VSS_76
VSS_77
VSS_78
VSS_79
VSS_80
VSS_81
VSS_82
VSS_83
VSS_84
VSS_85
VSS_86
VSS_87
VSS_88
VSS_89
VSS_90
VSS_91
VSS_92
VSS_93
VSS_94
VSS_95
VSS_96
VSS_97
VSS_98
VSS_99

VSS_297
VSS_298
VSS_299
VSS_300
VSS_301
VSS_302
VSS_303
VSS_304
VSS_305
VSS_306
VSS_307
VSS_308
VSS_309
VSS_310
VSS_311
VSS_312
VSS_313
VSS_314
VSS_315
VSS_316
VSS_317
VSS_318
VSS_319
VSS_320
VSS_321
VSS_322
VSS_323
VSS_324
VSS_325

AH8
Y8
L8
E8
B8
AY7
AU7
AN7
AJ7
AE7
AA7
N7
J7
BG6
BD6
AV6
AT6
AM6
M6
C6
BA5
AH5
AD5
Y5
L5
J5
H5
F5
BE4

VSS_327
VSS_328
VSS_329
VSS_330
VSS_331
VSS_332
VSS_333
VSS_334
VSS_335
VSS_336
VSS_337
VSS_338
VSS_339
VSS_340
VSS_341
VSS_342
VSS_343
VSS_344
VSS_345
VSS_346
VSS_347
VSS_348
VSS_349
VSS_350

BC3
AV3
AL3
R3
P3
F3
BA2
AW2
AU2
AR2
AP2
AJ2
AH2
AF2
AE2
AD2
AC2
Y2
M2
K2
AM1
AA1
P1
H1

VSS_351
VSS_352
VSS_353
VSS_354

U24
U28
U25
U29

VSS_NCTF_1
VSS_NCTF_2
VSS_NCTF_3
VSS_NCTF_4
VSS_NCTF_5
VSS_NCTF_6
VSS_NCTF_7
VSS_NCTF_8
VSS_NCTF_9
VSS_NCTF_10
VSS_NCTF_11
VSS_NCTF_12
VSS_NCTF_13
VSS_NCTF_14
VSS_NCTF_15
VSS_NCTF_16

AF32
AB32
V32
AJ30
AM29
AF29
AB29
U26
U23
AL20
V20
AC19
AL17
AJ17
AA17
U17

VSS_SCB_1
VSS_SCB_2
VSS_SCB_3
VSS_SCB_4
VSS_SCB_5

BH48
BH1
A48
C1
A3

NC

U31I
AU48
AR48
AL48
BB47
AW47
AN47
AJ47
AF47
AD47
AB47
Y47
T47
N47
L47
G47
BD46
BA46
AY46
AV46
AR46
AM46
V46
R46
P46
H46
F46
BF44
AH44
AD44
AA44
Y44
U44
T44
M44
F44
BC43
AV43
AU43
AM43
J43
C43
BG42
AY42
AT42
AN42
AJ42
AE42
N42
L42
BD41
AU41
AM41
AH41
AD41
AA41
Y41
U41
T41
M41
G41
B41
BG40
BB40
AV40
AN40
H40
E40
AT39
AM39
AJ39
AE39
N39
L39
B39
BH38
BC38
BA38
AU38
AH38
AD38
AA38
Y38
U38
T38
J38
F38
C38
BF37
BB37
AW37
AT37
AN37
AJ37
H37
C37
BG36
BD36
AK15
AU36

CANTIGA ES_FCBGA1329

NC_26
NC_27
NC_28
NC_29
NC_30
NC_31
NC_32
NC_33
NC_34
NC_35
NC_36
NC_37
NC_38
NC_39
NC_40
NC_41
NC_42

E1
D2
C3
B4
A5
A6
A43
A44
B45
C46
D47
B47
A46
F48
E48
C48
B48

CANTIGA ES_FCBGA1329
A

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

13

of

45

+1.8V

+1.8V
+1.8V

JDIMM2

<9> DDRA_SDQS0#
<9> DDRA_SDQS0

DDRA_SDQ2
DDRA_SDQ3
D

DDRA_SDQ8
DDRA_SDQ9
DDRA_SDQS1#
DDRA_SDQS1

<9> DDRA_SDQS1#
<9> DDRA_SDQS1

DDRA_SDQ10
DDRA_SDQ11

DDRA_SDQ16
DDRA_SDQ17
DDRA_SDQS2#
DDRA_SDQS2

<9> DDRA_SDQS2#
<9> DDRA_SDQS2

DDRA_SDQ18
DDRA_SDQ19
DDRA_SDQ24
DDRA_SDQ25
DDRA_SDM3
DDRA_SDQ26
DDRA_SDQ27
C

DDRA_CKE0

<8> DDRA_CKE0

DDRA_SBS2#

<9> DDRA_SBS2#

DDRA_SMA12
DDRA_SMA9
DDRA_SMA8
DDRA_SMA5
DDRA_SMA3
DDRA_SMA1
DDRA_SMA10
DDRA_SBS0#
DDRA_SWE#

<9> DDRA_SBS0#
<9> DDRA_SWE#

DDRA_SCAS#
DDRA_SCS1#

<9> DDRA_SCAS#
<8> DDRA_SCS1#

DDRA_ODT1

<8> DDRA_ODT1

DDRA_SDQ32
DDRA_SDQ33
DDRA_SDQS4#
DDRA_SDQS4

<9> DDRA_SDQS4#
<9> DDRA_SDQS4

DDRA_SDQ34
DDRA_SDQ35
DDRA_SDQ40
DDRA_SDQ41
B

DDRA_SDM5
DDRA_SDQ42
DDRA_SDQ43
DDRA_SDQ48
DDRA_SDQ49

DDRA_SDQS6#
DDRA_SDQS6

<9> DDRA_SDQS6#
<9> DDRA_SDQS6

DDRA_SDQ50
DDRA_SDQ51
DDRA_SDQ56
DDRA_SDQ57
DDRA_SDM7
DDRA_SDQ58
DDRA_SDQ59
D_CK_SDATA
D_CK_SCLK

<15,16> D_CK_SDATA
<15,16> D_CK_SCLK

+3VS

C32

VSS
DQ16
DQ17
VSS
DQS2#
DQS2
VSS
DQ18
DQ19
VSS
DQ24
DQ25
VSS
DM3
NC
VSS
DQ26
DQ27
VSS
CKE0
VDD
NC
BA2
VDD
A12
A9
A8
VDD
A5
A3
A1
VDD
A10/AP
BA0
WE#
VDD
CAS#
NC/S1#
VDD
NC/ODT1
VSS
DQ32
DQ33
VSS
DQS4#
DQS4
VSS
DQ34
DQ35
VSS
DQ40
DQ41
VSS
DM5
VSS
DQ42
DQ43
VSS
DQ48
DQ49
VSS
NC,TEST
VSS
DQS6#
DQS6
VSS
DQ50
DQ51
VSS
DQ56
DQ57
VSS
DM7
VSS
DQ58
DQ59
VSS
SDA
SCL
VDDSPD
GND

VSS
DQ20
DQ21
VSS
NC
DM2
VSS
DQ22
DQ23
VSS
DQ28
DQ29
VSS
DQS3#
DQS3
VSS
DQ30
DQ31
VSS
NC/CKE1
VDD
NC/A15
NC/A14
VDD
A11
A7
A6
VDD
A4
A2
A0
VDD
BA1
RAS#
S0#
VDD
ODT0
NC/A13
VDD
NC
VSS
DQ36
DQ37
VSS
DM4
VSS
DQ38
DQ39
VSS
DQ44
DQ45
VSS
DQS5#
DQS5
VSS
DQ46
DQ47
VSS
DQ52
DQ53
VSS
CK1
CK1#
VSS
DM6
VSS
DQ54
DQ55
VSS
DQ60
DQ61
VSS
DQS7#
DQS7
VSS
DQ62
DQ63
VSS
SAO
SA1
GND

42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
204

+DIMM_VREF

DDRA_SDQ4
DDRA_SDQ5

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40

20mils

R138

DDRA_SDM0
1

DDRA_SDQ6
DDRA_SDQ7

DDRA_SDQ12
DDRA_SDQ13

1K_0402_1%
C206

20mils

To SODIMM and GMCH

+DIMM_VREF

0.1U_0402_16V4Z

R136

DDRA_SDM1

1K_0402_1%
DDRA_CLK0 <8>
DDRA_CLK0# <8>

DDRA_SDQ14
DDRA_SDQ15
DDRA_SMA[0..14]

<9> DDRA_SMA[0..14]

DDRA_SDQ[0..63]

<9> DDRA_SDQ[0..63]
DDRA_SDQ20
DDRA_SDQ21
DDRA_SDM2

DDRA_SDM[0..7]

<9> DDRA_SDM[0..7]

+1.8V

PM_EXTTS#0 <8>

DDRA_SDQ22
DDRA_SDQ23

C150

C136

C102

C113

DDRA_SDQS3# <9>
DDRA_SDQS3 <9>
+1.8V

DDRA_SDQ30
DDRA_SDQ31
DDRA_CKE1

C123

2.2U_0603_6.3V6K
2.2U_0603_6.3V6K
2.2U_0603_6.3V6K
2
2
2
2
2
2.2U_0603_6.3V6K
2.2U_0603_6.3V6K

DDRA_SDQ28
DDRA_SDQ29
DDRA_SDQS3#
DDRA_SDQS3

+0.9VS
DDRA_CKE0
1
DDRA_SBS2#
2
RP45

DDRA_CKE1 <8>

4
3
56_0404_4P2R_5%

C436

C433

C442

C447

DDRA_SMA14
DDRA_SMA11
DDRA_SMA7
DDRA_SMA6
DDRA_SMA4
DDRA_SMA2
DDRA_SMA0
DDRA_SBS1#
DDRA_SRAS#
DDRA_SCS0#
DDRA_ODT0
DDRA_SMA13

DDRA_SBS1# <9>
DDRA_SRAS# <9>
DDRA_SCS0# <8>
DDRA_ODT0 <8>

DDRA_SDQ36
DDRA_SDQ37
DDRA_SDM4

DDRA_SMA12
1
DDRA_SMA9
2
RP40

4
3
56_0404_4P2R_5%

DDRA_SMA8
DDRA_SMA5

1
2
RP35

4
3
56_0404_4P2R_5%

DDRA_SMA3
DDRA_SMA1

1
2
RP31

4
3
56_0404_4P2R_5%

DDRA_SMA10
1
DDRA_SBS0#
2
RP27

4
3
56_0404_4P2R_5%

DDRA_SWE#
1
DDRA_SCAS#
2
RP23

4
3
56_0404_4P2R_5%

DDRA_SCS1#
1
DDRA_ODT1
2
RP19

4
3
56_0404_4P2R_5%

DDRA_SMA11
1
DDRA_SMA14
2
RP41

4
3
56_0404_4P2R_5%

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+0.9VS

C101

C103

C110

C119

C128

0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+0.9VS

DDRA_SDQ38
DDRA_SDQ39
DDRA_SDQ44
DDRA_SDQ45
DDRA_SDQS5#
DDRA_SDQS5

DDRA_SDQS5# <9>
DDRA_SDQS5 <9>

DDRA_CLK1 <8>
DDRA_CLK1# <8>

1
C115

C124

C153

C143

1
B

0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

DDRA_SMA6
DDRA_SMA7

1
2
RP37

4
3
56_0404_4P2R_5%

DDRA_SMA2
DDRA_SMA4

1
2
RP32

4
3
56_0404_4P2R_5%

DDRA_SBS1#
1
DDRA_SMA0
2
RP28

4
3
56_0404_4P2R_5%

C141

DDRA_SCS0#
1
DDRA_SRAS#
2
RP24

4
3
56_0404_4P2R_5%

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
0.1U_0402_16V4Z

DDRA_SMA13
1
DDRA_ODT0
2
RP20

4
3
56_0404_4P2R_5%

DDRA_CKE1

2
56_0402_5%

DDRA_SDQ46
DDRA_SDQ47
DDRA_SDQ52
DDRA_SDQ53

C109

+0.9VS

C133

C151

DDRA_SDM6
DDRA_SDQ54
DDRA_SDQ55
DDRA_SDQ60
DDRA_SDQ61
DDRA_SDQS7#
DDRA_SDQS7

DDRA_SDQS7# <9>
DDRA_SDQS7 <9>

R71

DDRA_SDQ62
DDRA_SDQ63
R25
R21

1
1

2 10K_0402_5%
2 10K_0402_5%

FOX_AS0A426-N2RN-7F
CONN@

+3VS

41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
203

VSS
DQ4
DQ5
VSS
DM0
VSS
DQ6
DQ7
VSS
DQ12
DQ13
VSS
DM1
VSS
CK0
CK0#
VSS
DQ14
DQ15
VSS

DDRA_SDQS0#
DDRA_SDQS0

VREF
VSS
DQ0
DQ1
VSS
DQS0#
DQS0
VSS
DQ2
DQ3
VSS
DQ8
DQ9
VSS
DQS1#
DQS1
VSS
DQ10
DQ11
VSS

DDRA_SDQ0
DDRA_SDQ1

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39

+DIMM_VREF

C57

DIMM0 REV H:5.2mm (BOT)

0.1U_0402_16V4Z
2
2
2.2U_0603_6.3V6K

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


1

14

of

45

+DIMM_VREF
+1.8V

DDRB_SDQ0
DDRB_SDQ5
1

<9> DDRB_SDQS0#
<9> DDRB_SDQS0

DDRB_SDQS0#
DDRB_SDQS0
DDRB_SDQ2
DDRB_SDQ3
DDRB_SDQ8
DDRB_SDQ9

<9> DDRB_SDQS1#
<9> DDRB_SDQS1

DDRB_SDQS1#
DDRB_SDQS1
DDRB_SDQ10
DDRB_SDQ11

DDRB_SDQ16
DDRB_SDQ17
<9> DDRB_SDQS2#
<9> DDRB_SDQS2

DDRB_SDQS2#
DDRB_SDQS2
DDRB_SDQ18
DDRB_SDQ19
DDRB_SDQ24
DDRB_SDQ25
DDRB_SDM3

DDRB_SDQ26
DDRB_SDQ27
<8> DDRB_CKE0
<9> DDRB_SBS2#

DDRB_CKE0
DDRB_SBS2#
DDRB_SMA12
DDRB_SMA9
DDRB_SMA8
DDRB_SMA5
DDRB_SMA3
DDRB_SMA1

<9> DDRB_SBS0#
<9> DDRB_SWE#
<9> DDRB_SCAS#
<8> DDRB_SCS1#
<8> DDRB_ODT1

DDRB_SMA10
DDRB_SBS0#
DDRB_SWE#
DDRB_SCAS#
DDRB_SCS1#
DDRB_ODT1
DDRB_SDQ32
DDRB_SDQ33

<9> DDRB_SDQS4#
<9> DDRB_SDQS4

DDRB_SDQS4#
DDRB_SDQS4
DDRB_SDQ34
DDRB_SDQ35

DDRB_SDQ40
DDRB_SDQ41
DDRB_SDM5
DDRB_SDQ42
DDRB_SDQ43
DDRB_SDQ48
DDRB_SDQ49

<9> DDRB_SDQS6#
<9> DDRB_SDQS6

DDRB_SDQS6#
DDRB_SDQS6
DDRB_SDQ50
DDRB_SDQ51
DDRB_SDQ56
DDRB_SDQ57
DDRB_SDM7
DDRB_SDQ58
DDRB_SDQ59

<14,16> D_CK_SDATA
<14,16> D_CK_SCLK
4

D_CK_SDATA
D_CK_SCLK
+3VS

+1.8V

+1.8V

JDIMM1
+DIMM_VREF

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201

VREF
VSS
DQ0
DQ1
VSS
DQS0#
DQS0
VSS
DQ2
DQ3
VSS
DQ8
DQ9
VSS
DQS1#
DQS1
VSS
DQ10
DQ11
VSS
VSS
DQ16
DQ17
VSS
DQS2#
DQS2
VSS
DQ18
DQ19
VSS
DQ24
DQ25
VSS
DM3
NC
VSS
DQ26
DQ27
VSS
CKE0
VDD
NC
BA2
VDD
A12
A9
A8
VDD
A5
A3
A1
VDD
A10/AP
BA0
WE#
VDD
CAS#
NC/S1#
VDD
NC/ODT1
VSS
DQ32
DQ33
VSS
DQS4#
DQS4
VSS
DQ34
DQ35
VSS
DQ40
DQ41
VSS
DM5
VSS
DQ42
DQ43
VSS
DQ48
DQ49
VSS
NC,TEST
VSS
DQS6#
DQS6
VSS
DQ50
DQ51
VSS
DQ56
DQ57
VSS
DM7
VSS
DQ58
DQ59
VSS
SDA
SCL
VDDSPD
GND

C209
VSS
DQ4
DQ5
VSS
DM0
VSS
DQ6
DQ7
VSS
DQ12
DQ13
VSS
DM1
VSS
CK0
CK0#
VSS
DQ14
DQ15
VSS
VSS
DQ20
DQ21
VSS
NC
DM2
VSS
DQ22
DQ23
VSS
DQ28
DQ29
VSS
DQS3#
DQS3
VSS
DQ30
DQ31
VSS
NC/CKE1
VDD
NC/A15
NC/A14
VDD
A11
A7
A6
VDD
A4
A2
A0
VDD
BA1
RAS#
S0#
VDD
ODT0
NC/A13
VDD
NC
VSS
DQ36
DQ37
VSS
DM4
VSS
DQ38
DQ39
VSS
DQ44
DQ45
VSS
DQS5#
DQS5
VSS
DQ46
DQ47
VSS
DQ52
DQ53
VSS
CK1
CK1#
VSS
DM6
VSS
DQ54
DQ55
VSS
DQ60
DQ61
VSS
DQS7#
DQS7
VSS
DQ62
DQ63
VSS
SAO
SA1
GND

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202

DDRB_SDQ4
DDRB_SDQ1

C207

2.2U_0603_6.3V6K
2
2
0.1U_0402_16V4Z

1
+

C160

C230
@

2
330U_D2E_2.5VM_R15
330U_D2E_2.5VM_R15

DDRB_SDM0

DDRB_SDQ6
DDRB_SDQ7
DDRB_SDQ12
DDRB_SDQ13
DDRB_SDM1
DDRB_CLK0 <8>
DDRB_CLK0# <8>
DDRB_SDQ14
DDRB_SDQ15

<9> DDRB_SMA[0..14]
<9> DDRB_SDQ[0..63]
<9> DDRB_SDM[0..7]

DDRB_SMA[0..14]
DDRB_SDQ[0..63]
DDRB_SDM[0..7]

DDRB_SDQ20
DDRB_SDQ21
DDRB_SDM2

PM_EXTTS#1 <8>

DDRB_SDQ22
DDRB_SDQ23
DDRB_SDQ28
DDRB_SDQ29
DDRB_SDQS3#
DDRB_SDQS3

+1.8V

DDRB_SDQS3# <9>
DDRB_SDQS3 <9>

+0.9VS
2

DDRB_SDQ30
DDRB_SDQ31

DDRB_CKE0
DDRB_SBS2#

1
2
RP44

4
3
56_0404_4P2R_5%

DDRB_SMA14

DDRB_SMA12
DDRB_SMA9

1
2
RP39

4
3
56_0404_4P2R_5%

DDRB_SMA11
DDRB_SMA7
DDRB_SMA6

DDRB_SMA8
DDRB_SMA5

1
2
RP34

4
3
56_0404_4P2R_5%

DDRB_SMA4
DDRB_SMA2
DDRB_SMA0

DDRB_SMA3
DDRB_SMA1

1
2
RP30

4
3
56_0404_4P2R_5%

DDRB_SMA10
DDRB_SBS0#

1
2
RP26

4
3
56_0404_4P2R_5%

DDRB_SWE#
DDRB_SCAS#

1
2
RP22

4
3
56_0404_4P2R_5%

DDRB_SCS1#
DDRB_ODT1

1
2
RP18

4
3
56_0404_4P2R_5%

DDRB_SMA11
DDRB_SMA14

1
2
RP42

4
3
56_0404_4P2R_5%

DDRB_SMA6
DDRB_SMA7

1
2
RP38

4
3
56_0404_4P2R_5%

DDRB_SMA2
DDRB_SMA4

1
2
RP33

4
3
56_0404_4P2R_5%

DDRB_SBS1#
DDRB_SMA0

1
2
RP29

4
3
56_0404_4P2R_5%

DDRB_CKE1

DDRB_CKE1 <8>

DDRB_SBS1#
DDRB_SRAS#
DDRB_SCS0#
DDRB_ODT0
DDRB_SMA13

DDRB_SBS1# <9>
DDRB_SRAS# <9>
DDRB_SCS0# <8>
DDRB_ODT0 <8>

DDRB_SDQ36
DDRB_SDQ37

C152

C140

C120

C99

C112

2.2U_0603_6.3V6K
2.2U_0603_6.3V6K
2.2U_0603_6.3V6K
2
2
2
2
2
2.2U_0603_6.3V6K
2.2U_0603_6.3V6K

+1.8V

C106

C96

C156

C129

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+0.9VS

DDRB_SDM4
DDRB_SDQ38
DDRB_SDQ39
DDRB_SDQ44
DDRB_SDQ45
DDRB_SDQS5#
DDRB_SDQS5

DDRB_SDQS5# <9>
DDRB_SDQS5 <9>

DDRB_SDQ46
DDRB_SDQ47
DDRB_SDQ52
DDRB_SDQ53
DDRB_CLK1 <8>
DDRB_CLK1# <8>
DDRB_SDM6
DDRB_SDQ54
DDRB_SDQ55

DDRB_SCS0#
DDRB_SRAS#

1
2
RP25

4
3
56_0404_4P2R_5%

DDRB_SMA13
DDRB_ODT0

1
2
RP21

4
3
56_0404_4P2R_5%

DDRB_SDQ60
DDRB_SDQ61
DDRB_CKE1
DDRB_SDQS7#
DDRB_SDQS7

R70

DDRB_SDQS7# <9>
DDRB_SDQS7 <9>

2
56_0402_5%

1
1

2 10K_0402_5%
2 10K_0402_5%

C117

C114

C107

C132

1
3

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+0.9VS

C146

C121

C144

C105

C97

0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+0.9VS

C154

C134

C125

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
0.1U_0402_16V4Z

DDRB_SDQ62
DDRB_SDQ63
R24
R20

C111

+3VS

FOX_AS0A426-NARN-7F
CONN@

DIMM1 REV H:9.2mm (BOT)


2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

15

of

45

FSLC

FSLB

FSLA

CLKSEL2 CLKSEL1 CLKSEL0

CPU
MHz

SRC
MHz

PCI
MHz

266

100

33.3

200

100

33.3

166

100

33.3

+3VS

Clock Generator

L14 2
1
FBMA-L11-201209-221LMA30T_0805
1
1
1
1
1
1
1
1
C331
C286
C305
C300
C330
C287
C328
C333
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
2
2
2
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

U15
1

D_CK_SDATA

SCLK

10

D_CK_SCLK
CLK_CPU_BCLK

SDATA

D_CK_SDATA <14,15>

Free-Run

CR#_10(WLAN)

PCIEX10

PCIEX0

19

CR#_6(MCH)

PCIEX6

PCIEX1

72

VDDCPU

CPUT0_LPR_F

71

CR#_4(NEW CARD)

PCIEX4

12

VDDPCI

CPUC0_LPR_F

70

CLK_CPU_BCLK#

CR#_9(MINI CARDII)

PCIEX9

+3VS

27

VDDPLL3

SRC7(VGA_CLK): Discrete VGA[Enable] UMA[Disable]

ICS9LPRS387, PN:SA000020H10
SLG8SP556V, PN:SA000020K00

55

VDDSRC

R454
10K_0402_5%
@

mount to Enable ITP_CLK

1
R474

2
10K_0402_5%

62
2
G
Q16
2N7002_SOT23
@

2
@ 10K_0402_5%

38

CK505_PWRGD

CLK_PCI2=1, Trusted Mode Enable(No overclocking allowed)


1
R475

52

+CLK_VDDSRC

CLK_PCI2
2
10K_0402_5%

1
R466

CLK_PCI5

CLK_ENABLE# <42>

VDDREF

CLK_PCI5=0, Pin63,64 is SRC_CLK


CLK_PCI5=1, Pin63,64 is ITP_CLK

<21> H_STP_CPU#
<21> H_STP_PCI#

2
@ 10K_0402_5%

2 @
2 @

<19> CLK_PCI_ICH

10P_0402_50V8J CLK_PCI_ICH

R231
2.2K_0402_5%
CLKSEL0 1
2

+1.05VS

1
2
R232
@ 1K_0402_5%

SRCT0_LPR/DOTT_96_LPR

24

CLK_DREF_96M

SRCC0_LPR/DOTC_96_LPR

25

CLK_DREF_96M#
CLK_DREF_SSC

1 33_0402_5%

CLK_PCI_ICH

1 33_0402_5%

C301C296 33p change to 27p


for RTC issue
20080625

R233
@ 56_0402_5%
R240
1K_0402_5%
1
2

1
R241
0_0402_5%

R219 2
0_0402_5% 2
0_0402_5% 2

1 R199
1 R204

C301
1
2
27P_0402_50V8J
C296
27P_0402_50V8J
1
2

27MHz_NonSS/SRCT1_LPR/SE1

VDDCPU_IO

27MHz_SS/SRCC1_LPR/SE2

29

CLK_DREF_SSC#

23

VDD96_IO
SRCT2_LPR/SATAT_LPR

32

SRCC2_LPR/SATAC_LPR

33

CLK_PCIE_SATA#

1
R461
0_0402_5%

3
S

2
G
1

SRCT4_LPR

PCI2/TME

SRCC4_LPR

40

CLK_PCIE_CARD#

CLK_PCI3

15

PCI3

CLK_PCI4

16

PCI4/27_SELECT

CLK_PCI5

17

CK505_PWRGD1

R463
10K_0402_5%
CLKSEL2 1
2

R462
1K_0402_5%
1
2

1
R470
0_0402_5%

3
S

<21,27,28> ICH_SMBCLK

R465
@ 1K_0402_5%

56

CLK_MCH_3GPLL#

SRCT7_LPR

61

SRCC7_LPR

60

CK_PWRGD/PD#

CPUT2_ITP_LPR/SRCT8_LPR

64

CLK_PCIE_READER

63

CLK_PCIE_READER#

SRCT9_LPR

44

CLK_PCIE_MINI2

SRCC9_LPR

45

CLK_PCIE_MINI2#

NC

CLKSEL0

20

USB_48MHz/FSLA

CLKSEL1

FSLB/TEST_MODE

FSLC/TEST_SEL/REF0

REF1

69

GNDCPU

+3VS

D_CK_SCLK

Q49
2N7002_SOT23

SRCT10_LPR

50

SRCC10_LPR

51

SRCT11_LPR

48

CLK_PCIE_LAN

SRCC11_LPR

47

CLK_PCIE_LAN#

GNDREF

CR#3

37

18

GNDPCI

CR#4

41

22

GND48

CR#6

58

30

GND

CR7#

65

GND

CR#9

43

26

<28>

CLK_MCH_3GPLL <8>
CLK_MCH_3GPLL# <8>

UMA: disable this pair by BIOS

CPUC2_ITP_LPR/SRCC8_LPR

+3VS

<28>

CLK_PCIE_CARD#

PCI_F5/ITP_EN

X2

+3VS

+1.05VS

57

SRCC6_LPR

X1

D_CK_SDATA

R221
4.7K_0402_5%
1
2

SRCT6_LPR

CLK_MCH_3GPLL

CLKSEL2

<21>

CLK_PCIE_CARD

1 33_0402_5%

<21>

CLK_PCIE_ICH#

PCI1

Q48
2N7002_SOT23

CPU_BSEL1 <5>

2
G

MCH_CLKSEL1 <8>
<21,27,28> ICH_SMBDATA

CLK_PCIE_CARD

CLK_PCIE_SATA# <20>
CLK_PCIE_ICH

14

+3VS

2
1

R459
1K_0402_5%
1
2

CLK_PCIE_ICH#

CLK_PCI2

+1.05VS

CLKSEL1

CLK_PCIE_ICH

36

CLK_XTALOUT

1 33_0402_5%

R228
4.7K_0402_5%
1
2

35

CLK_PCIE_SATA <20>

CLK_XTALIN

CPU_BSEL0 <5>

R456
@ 1K_0402_5%

SRCT3_LPR

<8>

VGA: disable this pair by BIOS

CLK_PCIE_SATA

SRCC3_LPR

<8>

CLK_DREF_SSC#

39

11

CLK_ICH_14M R212 2

CLK_DREF_SSC

13

Y1
14.31818MHz_20P_FSX8L14.318181M20FDB

CLK_ICH_48M R484 2

CLK_DREF_96M# <8>

VGA: disable this pair by BIOS

VDDPLL3_IO

MCH_CLKSEL0 <8>
<21> CLK_ICH_48M

CLK_MCH_BCLK# <7>
CLK_DREF_96M <8>

66

PCI_STOP#

CLK_CPU_BCLK# <4>
CLK_MCH_BCLK <7>

28

54

CLK_PCI_LPC R216 2

<21> CK_PWRGD
<8,21,42> VGATE

<21> CLK_ICH_14M

1
R464
@ 0_0402_5%

CLK_MCH_BCLK#

VDDSRC_IO

H_STP_PCI#

10P_0402_50V8J CLK_PCI_LPC

For EMI 10/9

1
R455
@ 0_0402_5%

CLK_MCH_BCLK

67

31

CPU_STOP#

CK_PWRGD

C321 1

68

CLK_PCI4
2
10K_0402_5%

<29> CLK_PCI_LPC
C309 1

CPUT1_LPR_F

VDDSRC_IO

53

1
R197

CLK_CPU_BCLK <4>

CPUC1_LPR_F
VDDSRC_IO

H_STP_CPU#

CLK_PCI4=0, Pin28, 29 is SRC_CLK


Pin24, 25 is DOT96_CLK

D_CK_SCLK <14,15>

VDD48

1
R471

+CLK_VDD

+CLK_VDD

+3VS

+CLK_VDDSRC

Table : ICS9LPRS387
Control

L11 2
1
FBMA-L11-201209-221LMA30T_0805
1
1
1
1
1
1
1
1
C280
C289
C288
C315
C327
C297
C329
C275
10U_0805_10V4Z
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+1.05VS

CLK_REQ#

34

GNDSRC

CR10#

49

59

GNDSRC

CR#11

46

42
73

GNDSRC
GND_THERMAL_PAD

CR#A

21

CLK_PCIE_READER

<24>

CLK_PCIE_READER#
CLK_PCIE_MINI2
CLK_PCIE_MINI2#

<24>

<27>

<27>

CLK_PCIE_LAN <25>
CLK_PCIE_LAN# <25>

1
R214

2
10K_0402_5%

+3VS
EXP_CLKREQ# <28>
MCH_CLKREQ# <8>

(Pull High to +3VS at GMCH side)

1
R213

2
10K_0402_5%

+3VS

1
R211

2
10K_0402_5%

+3VS

MINI2_CLKREQ# <27>

(Pull High to +3VS at ICH side)

SATA_CLKREQ# <21>

ICS9LPRS387BKLFT_MLF72_10x10

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

MCH_CLKSEL2 <8>

2007/09/20

Deciphered Date

CPU_BSEL2 <5>

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008


G

Sheet

16

of
H

45

+3VS

+3VS

INVTPWM

3
2

C370

2
G
INVTPWM

W=60mils
1

+LCDVDD

4.7U_0805_10V4Z
2

Q34
2N7002_SOT23
@

For GMCH DPST

C364
0.1U_0402_16V4Z

R275
100K_0402_5%

10K_0402_5%

0.047U_0402_16V7K
2

2N7002DW-T/R7_SOT363-6

+3VS

Q32
AO3413_SOT23-3

DPST_PWM <10>

R280

2
6

Q33A
<10> GMCH_ENVDD

1
1K_0402_5%
1
C372

2
R277

4.7U_0805_10V4Z

3 2

C371

2N7002DW-T/R7_SOT363-6

NC7SZ14P5X_NL_SC70-5
@

R278
100K_0402_5%

Q33B

W=60mils
R274
300_0603_5%

+3V

U24

+LCDVDD

NC

LCD POWER CIRCUIT

+3VS

R281
4.7K_0402_5%
2

D18
BKOFF#

<29> BKOFF#

CH751H-40PT_SOD323-2

+INVPWR_B+
L16 2
1
FBMA-L11-201209-221LMA30T_0805

W=40mils

DISPOFF#

B+
DAC_BRIG

L15 2
1
FBMA-L11-201209-221LMA30T_0805
C368

INVTPWM

C361

DISPOFF#

1
C367
1
C366
1
C365

2
2
2

220P_0402_50V7K
220P_0402_50V7K
220P_0402_50V7K

680P_0402_50V7K 68P_0402_50V8J
2
2
B

LCD/PANEL BD. Conn.


JLVDS1
+INVPWR_B+
+3VS
<10> GMCH_LCD_CLK
<10> GMCH_LCD_DATA

GMCH_TZOUT0GMCH_TZOUT0+

<10> GMCH_TZOUT0<10> GMCH_TZOUT0+

GMCH_TZOUT1+
GMCH_TZOUT1-

<10> GMCH_TZOUT1+
<10> GMCH_TZOUT1-

GMCH_TZOUT2+
GMCH_TZOUT2-

<10> GMCH_TZOUT2+
<10> GMCH_TZOUT2<10> GMCH_TZCLK<10> GMCH_TZCLK+
<21> USB20_N6
<21> USB20_P6

GMCH_LCD_CLK
GMCH_LCD_DATA

GMCH_TZCLKGMCH_TZCLK+
0_0402_5%
R271 1
R270 1
0_0402_5%

2USB20_CMOS_N6
2USB20_CMOS_P6

42
40
38
36
34
32
30
28
26
24
22
20
18
16
14
12
10
8
6
4
2

GND
40
38
36
34
32
30
28
26
24
22
20
18
16
14
12
10
8
6
4
2

GND
39
37
35
33
31
29
27
25
23
21
19
17
15
13
11
9
7
5
3
1

DAC_BRIG

41
39
37
35
33
31
29
27
25
23
21
19
17
15
13
11
9
7
5
3
1

DAC_BRIG <29>

INVTPWM R272 1
DISPOFF#

2 0_0402_5%

INVT_PWM <29>

+LCDVDD

W=60mils
GMCH_TXOUT0GMCH_TXOUT0+

+LCDVDD

GMCH_TXOUT0- <10>
GMCH_TXOUT0+ <10>

GMCH_TXOUT1GMCH_TXOUT1+
GMCH_TXOUT2+
GMCH_TXOUT2GMCH_TXCLKGMCH_TXCLK+

+3VS

GMCH_TXOUT1- <10>
GMCH_TXOUT1+ <10>

GMCH_TXOUT2+ <10>
GMCH_TXOUT2- <10>

C369
10U_0805_10V4Z

C363

C362

0.1U_0402_16V4Z
2

GMCH_TXCLK- <10>
GMCH_TXCLK+ <10>

0.1U_0402_16V4Z

+3VS

ACES_88242-4001
CONN@
A

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

17

of

45

D23

D22

W=40mils

D21

+5VS

+R_CRT_VCC

+CRT_VCC

D5

CRT Connector

DAN217_SC59 DAN217_SC59 DAN217_SC59


F1

2
1.1A_6VDC_FUSE
1

C63
0.1U_0402_16V4Z
2

RB491D_SC59-3

+3VS

L21
GMCH_CRT_G

<10> GMCH_CRT_G

L19
GMCH_CRT_B
L17

R318

R312

1
C429

R304
2

150_0402_1%

150_0402_1%

C421

2
2
10P_0402_50V8J

L22

CRT_G_1
2
FCM2012C-800_0805

L20

CRT_B_1
2
FCM2012C-800_0805

L18

2
FCM2012C-800_0805

CRT_R_2

2
FCM2012C-800_0805

CRT_G_2

2
FCM2012C-800_0805

CRT_B_2

C405

C432

2
10P_0402_50V8J

C428

C419

2
2
22P_0402_50V8J
22P_0402_50V8J
22P_0402_50V8J

10P_0402_50V8J

+CRT_VCC

30.1_0402_1%

CRT_HSYNC

C406
10P_0402_50V8J

C389

1
L4

2
10_0603_5%

CRT_HSYNC_2

1
L3

2
10_0603_5%

CRT_VSYNC_2
1
1
C58

L3, L4 10_0603_5%
PN: SD013100A80

1
10K_0402_5%

R293
100K_0402_5%

2
C71
68P_0402_50V8J 1

U4
CRT_HSYNC_1

CRT_DET# <21>
DSUB_12

C66
10P_0402_50V8J
10P_0402_50V8J
2
2

16
17

SUYIN_070549FR015S208CR
CONN@

2
100P_0402_50V8J

<10> GMCH_CRT_HSYNC

2
R29
5

2
0.1U_0402_16V4Z

OE#

C67

change to 12pf for Discrete

change to 15pf for Discrete

C430
C422
10P_0402_50V8J 10P_0402_50V8J
2
2

150_0402_1%

R50

JCRT1
6
11
1
7
12
2
8
13
3
9
14
4
10
15
5

<10> GMCH_CRT_B

CRT_R_1
2
FCM2012C-800_0805

GMCH_CRT_R

<10> GMCH_CRT_R

74AHCT1G125GW_SOT353-5

DSUB_15

W=40mils

C22
+CRT_VCC
68P_0402_50V8J

2
0.1U_0402_16V4Z

R43

30.1_0402_1%

CRT_VSYNC

U3
Y

CRT_VSYNC_1

<10> GMCH_CRT_VSYNC

OE#

C62

+CRT_VCC

74AHCT1G125GW_SOT353-5

+CRT_VCC

Place closed to chipset


pull-up 10k on AMD M82M MXM side

2
G

GMCH_CRT_DATA <10>

1
D

DSUB_12

pull-up 2.2k on GPU side

R22
4.7K_0402_5%
2

R30
4.7K_0402_5%

+3VS

2
G

Q50
2N7002_SOT23
DSUB_15

GMCH_CRT_CLK <10>

Q51
2N7002_SOT23

pull-up 2.2k on GPU side


pull-up 10k on AMD M82M MXM side

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

18

of

45

DMI for ESI-compatible operation


+3VS

PCI_GNT#1
RP46
PCI_DEVSEL#
PCI_FRAME#
PCI_REQ#1
PCI_REQ#2

8
7
6
5

U9B

D11
C8
D9
E12
E9
C9
E10
B7
C7
C5
G11
F8
F11
E7
A3
D2
F10
D5
D10
B3
F7
C3
F3
F4
C1
G7
H7
D1
G5
H6
G1
H3

RP43

1
2
3
4

PCI_PLOCK#
PCI_IRDY#
PCI_PERR#
PCI_PIRQB#

8
7
6
5
8.2K_1206_8P4R_5%

+3VS
RP47

1
2
3
4

PCI_PIRQH#
PCI_PIRQE#
PCI_REQ#0
PCI_PIRQG#

8
7
6
5
8.2K_1206_8P4R_5%
RP48

1
2
3
4

PCI_PIRQF#
PCI_SERR#
PCI_PIRQA#
PCI_PIRQC#

8
7
6
5
8.2K_1206_8P4R_5%
RP36

1
2
3
4

PCI_STOP#
PCI_PIRQD#
PCI_REQ#3
PCI_TRDY#

8
7
6
5

PCI_PIRQA#
PCI_PIRQB#
PCI_PIRQC#
PCI_PIRQD#

8.2K_1206_8P4R_5%

J5
E1
J6
C4

AD0
AD1
AD2
AD3
AD4
AD5
AD6
AD7
AD8
AD9
AD10
AD11
AD12
AD13
AD14
AD15
AD16
AD17
AD18
AD19
AD20
AD21
AD22
AD23
AD24
AD25
AD26
AD27
AD28
AD29
AD30
AD31

PCI

F1
G4
B6
A7
F13
F12
E6
F6

PCI_REQ#0
PCI_GNT#0
PCI_REQ#1
PCI_GNT#1
PCI_REQ#2
PCI_GNT#2
PCI_REQ#3
PCI_GNT#3

C/BE0#
C/BE1#
C/BE2#
C/BE3#

D8
B4
D6
A5

PCI_CBE#0
PCI_CBE#1
PCI_CBE#2
PCI_CBE#3

IRDY#
PAR
PCIRST#
DEVSEL#
PERR#
PLOCK#
SERR#
STOP#
TRDY#
FRAME#

D3
E3
R1
C6
E4
C2
J4
A4
F5
D7

PCI_IRDY#
PCI_PAR
PCI_RST#
PCI_DEVSEL#
PCI_PERR#
PCI_PLOCK#
PCI_SERR#
PCI_STOP#
PCI_TRDY#
PCI_FRAME#

PLTRST#
PCICLK
PME#

C14
D4
R2

PLT_RST#
CLK_PCI_ICH

REQ0#
GNT0#
REQ1#/GPIO50
GNT1#/GPIO51
REQ2#/GPIO52
GNT2#/GPIO53
REQ3#/GPIO54
GNT3#/GPIO55

PAD

T16

PAD

T25

@
@
@
@

PAD
PAD
PAD
PAD

T20
T18
T22
T17

PAD
T23
PCI_RST# <28>

Place closely pin B10


CLK_PCI_ICH

8.2K_1206_8P4R_5%

R356
10_0402_5%
@

PLT_RST# <8,21,24,25,29>
CLK_PCI_ICH <16>

C450
10P_0402_50V8J
@

Interrupt I/F
PIRQA#
PIRQB#
PIRQC#
PIRQD#
ICH9-M ES_FCBGA676

PCI_PIRQE#
PCI_PIRQF#
PCI_PIRQG#
PCI_PIRQH#

H4
K6
F2
G2

PIRQE#/GPIO2
PIRQF#/GPIO3
PIRQG#/GPIO4
PIRQH#/GPIO5

1
2
3
4

Low= DMI for ESI-compatible operation


High= Default* (Internal pull-up)

A16 Swap Override Strap


Low= A16 swap override Enable
High= Default*

PCI_GNT#3
R345

2 1K_0402_5% PCI_GNT#3
@

Boot BIOS Loaction

SPI

PCI

LPC*

R350

2 1K_0402_5% PCI_GNT#0
@

R337

2 1K_0402_5%
@

PLT_RST_BUF# <27>

R37
100K_0402_5%

P
Y

NC7SZ08P5X_NL_SC70-5

SPI_CS#1

U7
2 B

PCI_GNT#0

PLT_RST#

Boot BIOS Strap

+3VS

SPI_CS#1 <21>

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

19

of

45

OUT

NC

IN

C131
18P_0402_50V8J
2
1

+RTCVCC

1
2
R348
20K_0402_5%

+RTCVCC

close to RAM door

close to RAM door

1
2
R347
@
10K_0603_5%
C444
1U_0603_10V6K
1
2

R355
332K_0402_1%

1
2
R349
20K_0402_5%

+RTCVCC

ICH_INTVRMEN

High = Internal VR Enable

RTCRST#
SRTCRST#
INTRUDER#

ICH_INTVRMEN

B22
A22

INTVRMEN
LAN100_SLP

E25

GLAN_CLK

C13

LAN_RSTSYNC

F14
G13
D14

LAN_RXD0
LAN_RXD1
LAN_RXD2

D13
D12
E13

LAN_TXD_0
LAN_TXD_1
LAN_TXD_2

B10

GPIO56

B28
B27

GLAN_COMPI
GLAN_COMPO

AF6
AH4

HDA_BIT_CLK
HDA_SYNC

1
2

R62

<31> HDA_BITCLK_MDC

SATA_LED#

R412

<31> HDA_SYNC_MDC

R414

<31> HDA_RST_MDC#
+3V

R419

GLAN_COMP
2
24.9_0402_1%
HDA_BITCLK_ICH
2
33_0402_5%
HDA_SYNC_ICH
2
33_0402_5%
HDA_RST_ICH#
2
33_0402_5%

1
1
1
1

<32> HDA_SDIN0
<31> HDA_SDIN1

R61

<31> HDA_SDOUT_MDC

R413

HDA_SDOUT_ICH
33_0402_5%

10K_0402_5%

PROJECT_ID2

SATA for HDD

R532
@
10K_0402_5%

<30> SATA_LED#

SATA for ODD

<23> SATA_DTX_C_IRX_N0
<23> SATA_DTX_C_IRX_P0

AE7

FWH0/LAD0
FWH1/LAD1
FWH2/LAD2
FWH3/LAD3

K5
K4
L6
K2

LPC_AD0
LPC_AD1
LPC_AD2
LPC_AD3

FWH4/LFRAME#

K3

LPC_FRAME#

LDRQ0#
LDRQ1#/GPIO23

J3
J1

AF4
AG4
AH3
AE5

HDA_SDIN0
HDA_SDIN1
HDA_SDIN2
HDA_SDIN3

AG5

HDA_SDOUT

AG7
AE8

HDA_DOCK_EN#/GPIO33
HDA_DOCK_RST#/GPIO34

AG8

SATALED#

SATA_DTX_C_IRX_N0
SATA_DTX_C_IRX_P0
SATA_ITX_DRX_N0
SATA_ITX_DRX_P0

AJ16
AH16
AF17
AG17

SATA0RXN
SATA0RXP
SATA0TXN
SATA0TXP

AH13
AJ13
AG14
AF14

SATA1RXN
SATA1RXP
SATA1TXN
SATA1TXP

LPC_AD0
LPC_AD1
LPC_AD2
LPC_AD3

56_0402_5%
56_0402_5%

R384 2

N7
AJ27

EC_GA20
H_A20M#

DPRSTP#
DPSLP#

AJ25
AE23

DPRSTP# R153 1
DPSLP#
R150 1

FERR#

AJ26

FERR#

CPUPWRGD

AD22

H_PWRGOOD

IGNNE#

AF25

H_IGNNE#

INIT#
INTR
RCIN#

AE22
AG25
L3

H_INIT#
H_INTR
EC_KBRST#

NMI
SMI#

AF23
AF24

H_NMI
H_SMI#

STPCLK#

AH27

H_STPCLK#

THRMTRIP#

AG26

THRMTRIP_ICH#

TP12

AG27

SATA4RXN
SATA4RXP
SATA4TXN
SATA4TXP

AH11
AJ11
AG12
AF12

SATA5RXN
SATA5RXP
SATA5TXN
SATA5TXP

AH9
AJ9
AE10
AF10

SATA_CLKN
SATA_CLKP
SATARBIAS#
SATARBIAS

AH18
AJ18
AJ7
AH7

<29>
<29>
<29>
<29>

LPC_FRAME# <29>

A20GATE
A20M#

HDA_RST#

SATA_LED#

SATA_DTX_C_IRX_N1
SATA_DTX_C_IRX_P1
SATA_ITX_DRX_N1
SATA_ITX_DRX_P1

<23> SATA_DTX_C_IRX_N1
<23> SATA_DTX_C_IRX_P1

+1.05VS
H_DPRSTP#
R166
H_DPSLP#
R165

U9A

RTCX1
RTCX2

PROJECT_ID2
+1.5VS_PCIE_ICH

Keep ME RTC Registers OPEN

A25
F20
C22

+3VS

10K_0402_5%

OPEN

C23
C24

1
2
R374
@
10K_0603_5%
C464
1U_0603_10V6K
1
2

R157

Keep CMOS

ICH_RTCRST#
ICH_SRTCRST#
SM_INTRUDER#

ICH_RTCX2

R337

1 10K_0402_5%
EC_GA20 <29>
H_A20M# <4>

0_0402_5% H_DPRSTP#
0_0402_5% H_DPSLP#

2
2

1
R154

+3VS

H_DPRSTP# <5,8,42>
H_DPSLP# <5>

H_FERR#

2
56_0402_5%

H_FERR# <4>

H_PWRGOOD <5>

2
R167

1
56_0402_5%

2
R378

1
10K_0402_5%

+1.05VS

H_IGNNE# <4>
H_INIT# <4>
H_INTR <4>

+3VS
EC_KBRST# <29>

H_NMI <4>
H_SMI# <4>

R155 need to place within 2" of ICH9M


R168 must be place within 2" of R258 w/o stub.

H_STPCLK# <4>
R155 1

2 54.9_0402_1%

H_THERMTRIP#

2
R168

H_THERMTRIP# <4,8>

1
56_0402_5%

+1.05VS

MAINPWON <36,37>
R164
@ 330_0402_5%
1
2

+1.05VS

NC

TPM Settings

Q8

2
B
E

SM_INTRUDER#

Clear ME RTC Registers SHORT

LPC

32.768KHZ_12.5P_MC-306

SHORT

CPU

1M_0402_5%

R336

Clear CMOS

RTC

X1

CMOS Settings

LAN / GLAN

R359

ICH_RTCX1
R66
10M_0402_5%
2
1

C130
18P_0402_50V8J
2
1

IHDA

+RTCVCC

SATA

CLK_PCIE_SATA#
CLK_PCIE_SATA
SATARBIAS

CLK_PCIE_SATA# <16>
CLK_PCIE_SATA <16>
R156 1

2SC2411K_SOT23
@

H_THERMTRIP#

2 24.9_0402_1%

10mils width less than 500mils

ICH9-M ES_FCBGA676
B

1
R420
1
R422
1
R407
1
R421

<32> HDA_BITCLK_AUDIO

HDA for AUDIO

<32> HDA_SYNC_AUDIO
<32> HDA_RST_AUDIO#
<32> HDA_SDOUT_AUDIO

HDA_BITCLK_ICH
2
33_0402_5%
HDA_SYNC_ICH
2
33_0402_5%
HDA_RST_ICH#
2
33_0402_5%
HDA_SDOUT_ICH
2
33_0402_5%

close ICH9
SATA_ITX_DRX_N0
SATA_ITX_DRX_P0

SATA_ITX_DRX_N1
SATA_ITX_DRX_P1

1
C521
1
C520

SATA_ITX_C_DRX_N0
2
0.01U_0402_16V7K
SATA_ITX_C_DRX_P0
2
0.01U_0402_16V7K

1
C518
1
C517

SATA_ITX_C_DRX_N1
2
0.01U_0402_16V7K
SATA_ITX_C_DRX_P1
2
0.01U_0402_16V7K

SATA_ITX_C_DRX_N0 <23>
SATA_ITX_C_DRX_P0 <23>

SATA_ITX_C_DRX_N1 <23>
SATA_ITX_C_DRX_P1 <23>

+RTCBATT

XOR Chain Entrance Strap


R432
1K_0402_5%

R406
1K_0402_5%
@

D27

Flash Descriptor Security Override Strap


3

+RTCVCC
ICH_TP3 <21>

R65
1K_0402_5%
@

HDA_SDOUT_ICH

ICH_TP3

1 1

+VCC_HDA_ICH

GPIO33

BAS40-04_SOT23-3

HDA_SDOUT

Description

RSVD

Enter XOR Chain

Normal Operation

Set PCIE port config bit 1


A

Low= Descriptor Security override


High= Default* (Internal pull-up)

+CHGRTC
C528

Compal Electronics, Inc.

Compal Secret Data

Security Classification

0.1U_0402_16V4Z

2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

20

of

45

+3VS

Place closely pin B2

@
@

STP_PCI#
STP_CPU#

PM_CLKRUN#

L4

1 ICH_VGATE
0_0402_5%
ICH_TP11

2
R338

ICH_GPIO13
ICH_GPIO17
ICH_GPIO18
ICH_GPIO20
CR_WAKE#
ICH_GPIO27
ICH_GPIO28
SATA_CLKREQ#
ICH_GPIO38
ICH_GPIO39
ICH_GPIO48
ICH_GPIO49
ICH_GPIO57

<24> CR_WAKE#
PAD
T7
T21 PAD
<16> SATA_CLKREQ#

@
@

R59
10K_0402_5%
@
ICH_GPIO57
<32> SB_SPKR
<8> MCH_ICH_SYNC#
R58
<20> ICH_TP3
100K_0402_5%
T30
T11
T12

SB_SPKR
@
@
@

PAD
PAD
PAD

ICH_TP8
ICH_TP9
ICH_TP10

A20

TP11

AG19
AH21
AG21
A21
C12
C21
AE18
K1
AF8
AJ22
A9
D19
L1
AE19
AG22
AF21
AH24
A8

GPIO1
GPIO6
GPIO7
GPIO8
GPIO12
GPIO13
GPIO17
GPIO18
GPIO20
SCLOCK/GPIO22
GPIO27
GPIO28
SATACLKREQ#/GPIO35
SLOAD/GPIO38
SDATAOUT0/GPIO39
SDATAOUT1/GPIO48
GPIO49
GPIO57/CLGPIO5

M7
AJ24
B21
AH20
AJ20
AJ21

SPKR
MCH_SYNC#
TP3
TP8
TP9
TP10

PBTN_OUT#

D20

LAN_RST#

RSMRST#

D22

CK_PWRGD
ICH_PWROK
PM_SLP_M#

CL_CLK0
CL_CLK1

F24
B19

CL_CLK0 <8>

CL_DATA0
CL_DATA1

F22
C19

CL_DATA0 <8>

CL_RST0#
CL_RST1#

1
ICH_PWROK

1
R324

2
10K_0402_5%

EC_PWROK

1
R339

2
10K_0402_5%

PAD

U29
ICH_PWROK

CL_VREF0_ICH
CL_VREF1_ICH

PAD

T8

PAD

T19

PERN2
PERP2
PETN2
PETP2

PCIE_PTX_C_IRX_N3
PCIE_PTX_C_IRX_P3
0.1U_0402_16V7K
PCIE_ITX_PRX_N3
0.1U_0402_16V7K
PCIE_ITX_PRX_P3

J29
J28
K27
K26

PERN3
PERP3
PETN3
PETP3

G29
G28
H27
H26

PERN4
PERP4
PETN4
PETP4

E29
E28
F27
F26

PERN5
PERP5
PETN5
PETP5

C29
C28
D27
D26

PERN6/GLAN_RXN
PERP6/GLAN_RXP
PETN6/GLAN_TXN
PETP6/GLAN_TXP

<27>
<27>
<27>
<27>

PCIE_PTX_C_IRX_N2
PCIE_PTX_C_IRX_P2
PCIE_ITX_C_PRX_N2
PCIE_ITX_C_PRX_P2

C475 2
C479 2

1
1

1
1

<25>
<25>
<25>
<25>

PCIE_PTX_C_IRX_N3
PCIE_PTX_C_IRX_P3
PCIE_ITX_C_PRX_N3
PCIE_ITX_C_PRX_P3

C472 2
C468 2

For Robson2
<24>
<24>
<24>
<24>

For Card Reader

PCIE_PTX_C_IRX_N5
PCIE_PTX_C_IRX_P5
PCIE_ITX_C_PRX_N5
PCIE_ITX_C_PRX_P5

C454 2
C455 2

PCIE_PTX_C_IRX_N5
PCIE_PTX_C_IRX_P5
1 51@ 0.1U_0402_16V7K PCIE_ITX_PRX_N5
1 51@ 0.1U_0402_16V7K PCIE_ITX_PRX_P5

2
R148
10K_0402_5%

<19> SPI_CS#1

<18> CRT_DET#

2
Q9 G
2N7002_SOT23

CRT_DET

High: CRT Plugged


D

<28> USB_OC#0
<28> CP_PE#
<28> USB_OC#2

USB_OC#0
CP_PE#
USB_OC#2
USB_OC#3
USB_OC#4
USB_OC#5
USB_OC#6
USB_OC#7
USB_OC#8
USB_OC#9
USB_OC#10
USB_OC#11

Internal TPM Strap


Low= Disable*
High= iTPM enable by MCH strap

DMI Termination Voltage


GPIO49

Low= Desktop used


High= Mobile* (Internal pull-up)

EC_PWROK

VGATE

SPI_CLK
SPI_CS0#
SPI_CS1#GPIO58/CLGPIO6

D25
E23

SPI_MOSI
SPI_MISO
OC0#/GPIO59
OC1#/GPIO40
OC2#/GPIO41
OC3#/GPIO42
OC4#/GPIO43
OC5#/GPIO29
OC6#/GPIO30
OC7#/GPIO31
OC8#/GPIO44
OC9#/GPIO45
OC10#/GPIO46
OC11#/GPIO47

AG2
AG1

V27
V26
U29
U28

DMI_MTX_IRX_N0
DMI_MTX_IRX_P0
DMI_ITX_MRX_N0
DMI_ITX_MRX_P0

DMI1RXN
DMI1RXP
DMI1TXN
DMI1TXP

Y27
Y26
W29
W28

DMI_MTX_IRX_N1
DMI_MTX_IRX_P1
DMI_ITX_MRX_N1
DMI_ITX_MRX_P1

DMI2RXN
DMI2RXP
DMI2TXN
DMI2TXP

AB27
AB26
AA29
AA28

DMI_MTX_IRX_N2
DMI_MTX_IRX_P2
DMI_ITX_MRX_N2
DMI_ITX_MRX_P2

DMI3RXN
DMI3RXP
DMI3TXN
DMI3TXP

AD27
AD26
AC29
AC28

DMI_MTX_IRX_N3
DMI_MTX_IRX_P3
DMI_ITX_MRX_N3
DMI_ITX_MRX_P3

DMI_CLKN
DMI_CLKP

SPI
USB

USBP0N
USBP0P
USBP1N
USBP1P
USBP2N
USBP2P
USBP3N
USBP3P
USBP4N
USBP4P
USBP5N
USBP5P
USBP6N
USBP6P
USBP7N
USBP7P
USBP8N
USBP8P
USBP9N
USBP9P
USBP10N
USBP10P
USBP11N
USBP11P

USBRBIAS
USBRBIAS#

AF29
AF28

DMI_IRCOMP

<8>
<8>
<8>
<8>

1
R177

2007/09/20

2
4.7K_0402_5%

+3V

D11A

DMI_MTX_IRX_N1
DMI_MTX_IRX_P1
DMI_ITX_MRX_N1
DMI_ITX_MRX_P1

<8>
<8>
<8>
<8>

DMI_MTX_IRX_N2
DMI_MTX_IRX_P2
DMI_ITX_MRX_N2
DMI_ITX_MRX_P2

<8>
<8>
<8>
<8>

DMI_MTX_IRX_N3
DMI_MTX_IRX_P3
DMI_ITX_MRX_N3
DMI_ITX_MRX_P3

<8>
<8>
<8>
<8>

6
2
BAV99DW-7_SOT363
D11B
4
3
5

R176
2.2K_0402_5%

BAV99DW-7_SOT363

+3VS

CLK_PCIE_ICH# <16>
CLK_PCIE_ICH <16>
R134 24.9_0402_1%
1
2

USB20_N0
USB20_P0
USB20_N1
USB20_P1
USB20_N2
USB20_P2

USB20_N6
USB20_P6
USB20_N7
USB20_P7
USB20_N8
USB20_P8

R352
3.24K_0402_1%

Within 500 mils


+1.5VS_PCIE_ICH

USB20_N0
USB20_P0
USB20_N1
USB20_P1
USB20_N2
USB20_P2

<28>
<28>
<28>
<28>
<28>
<28>

USB20_N6
USB20_P6
USB20_N7
USB20_P7
USB20_N8
USB20_P8

<17>
<17>
<28>
<28>
<27>
<27>

CL_VREF0_ICH

USB Conn.
New Card

C445

USB Conn.

R353
453_0402_1%

0.1U_0402_16V4Z
2

+3V

CMOS Camera
Bluetooth

R63
3.24K_0402_1%

Mini Card(WLAN)
CL_VREF1_ICH
1

C137

No Reboot Strap

R64
453_0402_1%

0.1U_0402_16V4Z
2

Compal Electronics, Inc.

Compal Secret Data

Security Classification
Issued Date

CLK_PCIE_ICH#
CLK_PCIE_ICH

DMI_MTX_IRX_N0
DMI_MTX_IRX_P0
DMI_ITX_MRX_N0
DMI_ITX_MRX_P0

Low= Default*
SB_SPKR High= "No Reboot"

ICH9-M ES_FCBGA676

EC_RSMRST# <29>

T26
T25

AC5
AC4
AD3
AD2
AC1
AC2
AA5
AA4
AB2
AB3
AA1
AA2
W5
W4
Y3
Y2
W1
W2
V2
V3
U5
U4
U1
U2

EC_PWROK <29,31>

@
R179 2
1 0_0402_5%
Q10
MMBT3906_SOT23-3
SB_RSMRST#
1
3

2
1
+3V
R346
100K_0402_5%
2
1
ACIN <29,35,38>
D24
CH751H-40PT_SOD323-2

DMI0RXN
DMI0RXP
DMI0TXN
DMI0TXP

DMI_ZCOMP
DMI_IRCOMP

D23
D24
F23

N4
N5
N6
P6
M1
N2
M4
M3
N3
N1
P5
P3

USBRBIAS
2
1
R137
Within 500 mils
22.6_0402_1%

1 0_0402_5%

NC7SZ08P5X_NL_SC70-5

CL_RST#0 <8>
ICH_GPIO24 @
ICH_GPIO10
ICH_ACIN
ICH_GPIO9 @

@
+3VS

T15

R180
10K_0402_5%

L29
L28
M27
M26

For Wireless LAN

2
10K_0402_5%

No used Integrated LAN,


connecting LAN_RST# to GND

R340 2
@

A16
C18
C11
C20

MEM_LED/GPIO24
GPIO10/SUS_PWR_ACK
GPIO14/AC_PRESENT
WOL_EN/GPIO9

1
R342

CK_PWRGD <16>

R6

C25
A19

C175
10P_0402_50V8J
@

PLT_RST# <8,19,24,25,29>

B16

F21
D18

LAN_RST#

PBTN_OUT# <29>
2
@ 0_0402_5%

C509
10P_0402_50V8J
@

PM_DPRSLPVR <8,42>

SLP_M#

CL_VREF0
CL_VREF1

SATA
GPIO

2
100_0402_5%

1
R341
SB_RSMRST#

R5

CLPWROK

PCIE_PTX_C_IRX_N2
PCIE_PTX_C_IRX_P2
PCIE_ITX_PRX_N2
PCIE_ITX_PRX_P2

0.1U_0402_16V7K
0.1U_0402_16V7K

10K_1206_8P4R_5%

SPI_MOSI

R3

LAN_RST#

0.1U_0402_16V7K
0.1U_0402_16V7K

For Express Card

1
1

USB_OC#5
USB_OC#9
USB_OC#8
USB_OC#11

USB_OC#10
USB_OC#3
USB_OC#7
USB_OC#6

B13

BATLOW#

ICH_PWROK <8>

PWRBTN#

CK_PWRGD

+3VS

8
7
6
5

PM_SLP_S3# <29>
PM_SLP_S4# <29>
PM_SLP_S5# <29>

1
R381
PM_BATLOW#

PERN1
PERP1
PETN1
PETP1

C480 2
C487 2

RP50
1
2
3
4

DPRSLPVR

N29
N28
P27
P26

PCIE_PTX_C_IRX_N1
PCIE_PTX_C_IRX_P1
PCIE_ITX_C_PRX_N1
PCIE_ITX_C_PRX_P1

For PCIE LAN

2 CP_PE#
10K_0402_5%
2 USB_OC#4
10K_0402_5%

10K_1206_8P4R_5%

ICH_PWROK

M2

DPRSLPVR/GPIO16

T27

U9D

PROJECT_ID0
2
10K_0402_5%
2
10K_0402_5%
PROJECT_ID1
2
10K_0402_5%
PM_DPRSLPVR
2
100K_0402_5%
ICH_GPIO49
2
1K_0402_5%

8
7
6
5

S4_STATE#

G20

PCIE_PTX_C_IRX_N1
PCIE_PTX_C_IRX_P1
PCIE_ITX_PRX_N1
PCIE_ITX_PRX_P1

<28>
<28>
<28>
<28>

RP49
1
2
3
4

C10

PWROK

PAD

ICH9-M ES_FCBGA676

E@

WAKE#
SERIRQ
THRM#
VRMPWRGD

PD just for ES1 sample

1
R388
1
R99

CLKRUN#

D21

+3V

S4_STATE#/GPIO26

1
R417
1
R416
1
R405
1
R382
1
R152

1
R370
1
R363
1
R362
1
R368
1
R78
1
R369
1
R44
1
R357
1
R361
1
R360
1
R60

R45

A14
E19

OCP#
CRT_DET
CR_CPPE#
EC_SMI#

<24> CR_CPPE#
<29> EC_SMI#
<29> EC_SCI#

+3V

SMBALERT#/GPIO11

H_STP_PCI#
H_STP_CPU#

PAD

T14
<4> OCP#

R46

A17

E20
M5
AJ23

PM_SLP_S3#
PM_SLP_S4#
PM_SLP_S5#

VGATE

<8,16,42> VGATE

ICH_SMBCLK
2
2.2K_0402_5%
ICH_SMBDATA
2
2.2K_0402_5%
EC_SWI#
2
10K_0402_5%
ICH_SMLINK0
2
10K_0402_5%
ICH_SMLINK1
2
10K_0402_5%
LINKALERT#
2
10K_0402_5%
XDP_DBRESET#
2
10K_0402_5%
2 ICH_PCIE_WAKE#
1K_0402_5%
PM_BATLOW#
2
8.2K_0402_5%
EC_LID_OUT#
2
10K_0402_5%
ICH_GPIO10
2
10K_0402_5%
ICH_GPIO13
2
10K_0402_5%
S4_STATE#
2
10K_0402_5%

EC_LID_OUT#

ICH_PCIE_WAKE#
SERIRQ
EC_THERM#

<27,28> ICH_PCIE_WAKE#
<29> SERIRQ
<29> EC_THERM#

PMSYNC#/GPIO0

<29> PM_CLKRUN#

SUS_CLK

<16> H_STP_PCI#
<16> H_STP_CPU#

P1
C16
E16
G17

2
B

OCP#
2
10K_0402_5%
CR_CPPE#
2
10K_0402_5%
ICH_GPIO17
2
10K_0402_5%
ICH_GPIO18
2
10K_0402_5%
ICH_GPIO20
2
10K_0402_5%
SATA_CLKREQ#
2
10K_0402_5%
ICH_GPIO38
2
10K_0402_5%
ICH_GPIO39
2
10K_0402_5%
ICH_GPIO48
2
10K_0402_5%

M6

SUSCLK
SLP_S3#
SLP_S4#
SLP_S5#

R81
10_0402_5%
@

PM_SYNC#

<8> PM_SYNC#

+3V
1

SUS_STAT#/LPCPD#
SYS_RESET#

R400
10_0402_5%
@

CLK_ICH_14M <16>
CLK_ICH_48M <16>

R4
G19

CLK_ICH_14M
CLK_ICH_48M

SUS_STAT#
XDP_DBRESET#

H1
AF3

CLK14
CLK48

clocks

CLK_ICH_14M

PAD

T26
<4> XDP_DBRESET#

2 10K_0402_5%

RI#

CLK_ICH_48M

F19

SATA0GP/GPIO21
SATA1GP/GPIO19
SATA4GP/GPIO36
SATA5GP/GPIO37

Direct Media Interface

EC_SWI#

SMB

PROJECT_ID1
PROJECT_ID0
R401 1

<29> EC_SWI#

<29> EC_LID_OUT#
1
R418
1
R415
1
R399
1
R87
1
R158
1
R94
1
R398
1
R403
1
R404

SMBCLK
SMBDATA
LINKALERT#/GPIO60/CLGPIO4
SMLINK0
SMLINK1

<16,27,28> ICH_SMBCLK
<16,27,28> ICH_SMBDATA

AH23
AF19
AE21
AD20

PCI - Express

G16
A13
E17
C17
B18

Power MGT

Place closely pin AC1

U9C
ICH_SMBCLK
ICH_SMBDATA
LINKALERT#
ICH_SMLINK0
ICH_SMLINK1

SYS / GPIO

SERIRQ
2
10K_0402_5%
PM_CLKRUN#
2
8.2K_0402_5%
EC_THERM#
2
8.2K_0402_5%
H_STP_PCI#
2
10K_0402_5%
H_STP_CPU#
2
10K_0402_5%
SB_SPKR
2
1K_0402_5%
CR_WAKE#
2
10K_0402_5%

MISC
GPIO
Controller Link

1
R385
1
R379
1
R151
1
R47
1
R343
1
R380
1
R149

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

21

of

45

C446

+ICH_V5REF

0.1U_0402_16V4Z
2
2
1U_0402_6.3V4Z

+5VALW

+3V

+5V

1U_0402_6.3V4Z
1
D

R133
100_0402_5%

10_0402_5%
@

D9
CH751H-40PT_SOD323-2

R135

+ICH_V5REF_SUS
C204
1U_0402_6.3V4Z

+1.5VS_PCIE_ICH

(220UF*1, 22UF*2, 2.2UF*1)

L33 2
1
FBMA-L11-201209-221LMA30T_0805
1

+1.5VS

C516

C463

C496

C476

220U_D2_4VM_R15
10U_0805_10V4Z
2
2
2
10U_0805_10V4Z
2.2U_0603_6.3V6K

+1.5VS_SATAPLL_ICH
C

L9 1
2
MBK1608301YZF_0603

+1.5VS

(10UF*1, 1UF*1)

1
1
C221
C224
10U_0805_10V4Z
2 1U_0402_6.3V4Z
2

AE1
AA24
AA25
AB24
AB25
AC24
AC25
AD24
AD25
AE25
AE26
AE27
AE28
AE29
F25
G25
H24
H25
J24
J25
K24
K25
L23
L24
L25
M24
M25
N23
N24
N25
P24
P25
R24
R25
R26
R27
T24
T27
T28
T29
U24
U25
V24
V25
U23
W24
W25
K23
Y24
Y25

VCCRTC
V5REF
V5REF_SUS
VCC1_5_B[01]
VCC1_5_B[02]
VCC1_5_B[03]
VCC1_5_B[04]
VCC1_5_B[05]
VCC1_5_B[06]
VCC1_5_B[07]
VCC1_5_B[08]
VCC1_5_B[09]
VCC1_5_B[10]
VCC1_5_B[11]
VCC1_5_B[12]
VCC1_5_B[13]
VCC1_5_B[14]
VCC1_5_B[15]
VCC1_5_B[16]
VCC1_5_B[17]
VCC1_5_B[18]
VCC1_5_B[19]
VCC1_5_B[20]
VCC1_5_B[21]
VCC1_5_B[22]
VCC1_5_B[23]
VCC1_5_B[24]
VCC1_5_B[25]
VCC1_5_B[26]
VCC1_5_B[27]
VCC1_5_B[28]
VCC1_5_B[29]
VCC1_5_B[30]
VCC1_5_B[31]
VCC1_5_B[32]
VCC1_5_B[33]
VCC1_5_B[34]
VCC1_5_B[35]
VCC1_5_B[36]
VCC1_5_B[37]
VCC1_5_B[38]
VCC1_5_B[39]
VCC1_5_B[40]
VCC1_5_B[41]
VCC1_5_B[42]
VCC1_5_B[43]
VCC1_5_B[44]
VCC1_5_B[45]
VCC1_5_B[46]
VCC1_5_B[47]
VCC1_5_B[48]
VCC1_5_B[49]

VCCA3GP

20080424
R57R135 10ohm change to 100ohm
C135C204 0.1u change to 1u
for USB1.1 issue

A6

+ICH_V5REF_SUS

+ICH_V5REF

1
C135

C448
D8
CH751H-40PT_SOD323-2

CORE

A23

+RTCVCC
R57
100_0402_5%

VCC1_05[01]
VCC1_05[02]
VCC1_05[03]
VCC1_05[04]
VCC1_05[05]
VCC1_05[06]
VCC1_05[07]
VCC1_05[08]
VCC1_05[09]
VCC1_05[10]
VCC1_05[11]
VCC1_05[12]
VCC1_05[13]
VCC1_05[14]
VCC1_05[15]
VCC1_05[16]
VCC1_05[17]
VCC1_05[18]
VCC1_05[19]
VCC1_05[20]
VCC1_05[21]
VCC1_05[22]
VCC1_05[23]
VCC1_05[24]
VCC1_05[25]
VCC1_05[26]

VCCDMIPLL

R29

VCC_DMI[1]
VCC_DMI[2]

W23
Y23

V_CPU_IO[1]
V_CPU_IO[2]

AB23
AC23

VCC3_3[01]
VCC3_3[02]
VCC3_3[07]

AG29
AJ6
AC10

VCC3_3[03]
VCC3_3[04]
VCC3_3[05]
VCC3_3[06]

AD19
AF20
AG24
AC20

VCC3_3[08]
VCC3_3[09]
VCC3_3[10]
VCC3_3[11]
VCC3_3[12]
VCC3_3[13]
VCC3_3[14]

B9
F9
G3
G6
J2
J7
K7

0.1U_0402_16V4Z
2

C502

Q6
AO3413_SOT23-3

C507

1U_0402_6.3V4Z
2

+5V
1U_0402_6.3V4Z

VCC1_5_A[09]
VCC1_5_A[10]
VCC1_5_A[11]
VCC1_5_A[12]
VCC1_5_A[13]
VCC1_5_A[14]
VCC1_5_A[15]
VCC1_5_A[16]

AC9

VCC1_5_A[17]

AC18
AC19

VCC1_5_A[18]
VCC1_5_A[19]

AC21

VCC1_5_A[20]

G10
G9

VCC1_5_A[21]
VCC1_5_A[22]

AC12
AC13
AC14

VCC1_5_A[23]
VCC1_5_A[24]
VCC1_5_A[25]

+1.5VS

0.1U_0402_16V4Z
2

close to AJ5
2
0.1U_0402_16V4Z
2
1 +VCCLAN1_05_INT_ICH
C449
0.1U_0402_16V4Z
+VCCLAN_ICH

0_0603_5%
C138

2
0.1U_0402_16V4Z

AJ5

VCCUSBPLL

AA7
AB6
AB7
AC6
AC7

VCC1_5_A[26]
VCC1_5_A[27]
VCC1_5_A[28]
VCC1_5_A[29]
VCC1_5_A[30]

A10
A11

VCCLAN1_05[1]
VCCLAN1_05[2]

A12
B12

VCCLAN3_3[1]
VCCLAN3_3[2]

+1.5VS

+VCC_GLANPLL_ICH
R48

0_0603_5%
1

C139

C126

(10UF*1, 2.2UF*1)10U_0805_10V4Z
2
2.2U_0603_6.3V6K
+1.5VS

(4.7UF*1)

0_0603_5%
C157

A27

VCCGLANPLL

D28
D29
E26
E27

VCCGLAN1_5[1]
VCCGLAN1_5[2]
VCCGLAN1_5[3]
VCCGLAN1_5[4]

A26

+VCCGLAN_ICH
R76

C484

U9E

0.1U_0402_16V4Z
2
2
0.1U_0402_16V4Z

+1.5VS_DMIPLL_ICH
L7 1
2
MBK1608301YZF_0603

VCCGLAN3_3

+1.5VS

(10UF*1, 0.01UF*1)

C162
C166
10U_0805_10V4Z
2
0.01U_0402_16V7K

+1.05VS

(4.7UF*1)

4.7U_0805_10V4Z
2

+1.05VS
C462

C469

C499

(4.7UF*1, 0.1UF*2)

4.7U_0805_10V4Z

0.1U_0402_16V4Z
2
2
0.1U_0402_16V4Z

close to AG29

close to AD19

close to G6
+3VS

C506

C511

C514

C473

C460

close to AJ6

close to K7

AJ3
1
@
@

VCCSUS1_5[1]

AD8 TP_VCCSUS1_5_ICH_1

VCCSUS1_5[2]

F18

VCCSUS3_3[01]
VCCSUS3_3[02]
VCCSUS3_3[03]
VCCSUS3_3[04]

A18
D16
D17
E22

VCCSUS3_3[05]

AF1

PAD
PAD
PAD

T29
T24
T28

R160

A24
B24

+3VS

0.1U_0402_16V4Z

+VCCSUS_HDA_ICH

C458
0.1U_0402_16V4Z

R162

0_0603_5%

+3V

C226
0.1U_0402_16V4Z

+3V
C490

C497

0.1U_0402_16V4Z
2
2
0.022U_0402_16V7K

T1
T2
T3
T4
T5
T6
U6
U7
V6
V7
W6
W7
Y6
Y7
T7

VCCCL3_3[1]
VCCCL3_3[2]

0_0603_5%

C225

+VCCSUS1_5_ICH_INT_2

G22
G23

+VCC_HDA_ICH

AC8 TP_VCCSUS1_05_ICH_1
F17 TP_VCCSUS1_05_ICH_2

VCCCL1_05
VCCCL1_5

C459

close to B9

AJ4

VCCSUS1_05[1]
VCCSUS1_05[2]

VCCSUS3_3[06]
VCCSUS3_3[07]
VCCSUS3_3[08]
VCCSUS3_3[09]
VCCSUS3_3[10]
VCCSUS3_3[11]
VCCSUS3_3[12]
VCCSUS3_3[13]
VCCSUS3_3[14]
VCCSUS3_3[15]
VCCSUS3_3[16]
VCCSUS3_3[17]
VCCSUS3_3[18]
VCCSUS3_3[19]
VCCSUS3_3[20]

0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

0.022U_0402_16V7K

GLAN POWER

C503

C451

USB CORE

C515

ATX

AC11
AD11
AE11
AF11
AG10
AG11
AH10
AJ10

close to AC7

VCC1_5_A[01]
VCC1_5_A[02]
VCC1_5_A[03]
VCC1_5_A[04]
VCC1_5_A[05]
VCC1_5_A[06]
VCC1_5_A[07]
VCC1_5_A[08]

VCCPSUS

VCCSUSHDA

ARX

C227

AC16
AD15
AD16
AE15
AF15
AG15
AH15
AJ15

+1.5VS

<34> SBPWR_EN#

R56

+1.05VS
C485

VCCSATAPLL

VCCPUSB

AJ19

+5VALW

A15
B15
C15
D15
E15
F15
L11
L12
L14
L16
L17
L18
M11
M18
P11
P18
T11
T18
U11
U18
V11
V12
V14
V16
V17
V18

C474

VCCHDA

+3VS

U9F

VCCP_CORE

PCI

+3VS

+5VS

close to A18

(0.1UF*1, 0.022UF*2)

close to T1

+VCCCL1_05_INT_ICH
+VCCCL1_5_INT_ICH

+3VS

1
1
C457
C453
@
@
1U_0402_6.3V4Z
2
2
0.1U_0402_16V4Z

C456

AA26
AA27
AA3
AA6
AB1
AA23
AB28
AB29
AB4
AB5
AC17
AC26
AC27
AC3
AD1
AD10
AD12
AD13
AD14
AD17
AD18
AD21
AD28
AD29
AD4
AD5
AD6
AD7
AD9
AE12
AE13
AE14
AE16
AE17
AE2
AE20
AE24
AE3
AE4
AE6
AE9
AF13
AF16
AF18
AF22
AH26
AF26
AF27
AF5
AF7
AF9
AG13
AG16
AG18
AG20
AG23
AG3
AG6
AG9
AH12
AH14
AH17
AH19
AH2
AH22
AH25
AH28
AH5
AH8
AJ12
AJ14
AJ17
AJ8
B11
B14
B17
B2
B20
B23
B5
B8
C26
C27
E11
E14
E18
E2
E21
E24
E5
E8
F16
F28
F29
G12
G14
G18
G21
G24
G26
G27
G8
H2
H23
H28
H29

VSS[001]
VSS[002]
VSS[003]
VSS[004]
VSS[005]
VSS[006]
VSS[007]
VSS[008]
VSS[009]
VSS[010]
VSS[011]
VSS[012]
VSS[013]
VSS[014]
VSS[015]
VSS[016]
VSS[017]
VSS[018]
VSS[019]
VSS[020]
VSS[021]
VSS[022]
VSS[023]
VSS[024]
VSS[025]
VSS[026]
VSS[027]
VSS[028]
VSS[029]
VSS[030]
VSS[031]
VSS[032]
VSS[033]
VSS[034]
VSS[035]
VSS[036]
VSS[037]
VSS[038]
VSS[039]
VSS[040]
VSS[041]
VSS[042]
VSS[043]
VSS[044]
VSS[045]
VSS[046]
VSS[047]
VSS[048]
VSS[049]
VSS[050]
VSS[051]
VSS[052]
VSS[053]
VSS[054]
VSS[055]
VSS[056]
VSS[057]
VSS[058]
VSS[059]
VSS[060]
VSS[061]
VSS[062]
VSS[063]
VSS[064]
VSS[065]
VSS[066]
VSS[067]
VSS[068]
VSS[069]
VSS[070]
VSS[071]
VSS[072]
VSS[073]
VSS[074]
VSS[075]
VSS[076]
VSS[077]
VSS[078]
VSS[079]
VSS[080]
VSS[081]
VSS[082]
VSS[083]
VSS[084]
VSS[085]
VSS[086]
VSS[087]
VSS[088]
VSS[089]
VSS[090]
VSS[091]
VSS[092]
VSS[093]
VSS[094]
VSS[095]
VSS[096]
VSS[097]
VSS[098]
VSS[099]
VSS[100]
VSS[101]
VSS[102]
VSS[103]
VSS[104]
VSS[105]
VSS[106]

(0.1UF*1)
2
0.1U_0402_16V4Z

VSS[107]
VSS[108]
VSS[109]
VSS[110]
VSS[111]
VSS[112]
VSS[113]
VSS[114]
VSS[115]
VSS[116]
VSS[117]
VSS[118]
VSS[119]
VSS[120]
VSS[121]
VSS[122]
VSS[123]
VSS[124]
VSS[125]
VSS[126]
VSS[127]
VSS[128]
VSS[129]
VSS[130]
VSS[131]
VSS[132]
VSS[133]
VSS[134]
VSS[135]
VSS[136]
VSS[137]
VSS[138]
VSS[139]
VSS[140]
VSS[141]
VSS[142]
VSS[143]
VSS[144]
VSS[145]
VSS[146]
VSS[147]
VSS[148]
VSS[149]
VSS[150]
VSS[151]
VSS[152]
VSS[153]
VSS[154]
VSS[155]
VSS[156]
VSS[157]
VSS[158]
VSS[159]
VSS[160]
VSS[161]
VSS[162]
VSS[163]
VSS[164]
VSS[165]
VSS[166]
VSS[167]
VSS[168]
VSS[169]
VSS[170]
VSS[171]
VSS[172]
VSS[173]
VSS[174]
VSS[175]
VSS[176]
VSS[177]
VSS[178]
VSS[179]
VSS[180]
VSS[181]
VSS[182]
VSS[183]
VSS[184]
VSS[185]
VSS[186]
VSS[187]
VSS[188]
VSS[189]
VSS[190]
VSS[191]
VSS[192]
VSS[193]
VSS[194]
VSS[195]
VSS[196]
VSS[197]
VSS[198]

H5
J23
J26
J27
AC22
K28
K29
L13
L15
L2
L26
L27
L5
L7
M12
M13
M14
M15
M16
M17
M23
M28
M29
N11
N12
N13
N14
N15
N16
N17
N18
N26
N27
P12
P13
P14
P15
P16
P17
P2
P23
P28
P29
P4
P7
R11
R12
R13
R14
R15
R16
R17
R18
R28
T12
T13
T14
T15
T16
T17
T23
B26
U12
U13
U14
U15
U16
U17
AD23
U26
U27
U3
V1
V13
V15
V23
V28
V29
V4
V5
W26
W27
W3
Y1
Y28
Y29
Y4
Y5
AG28
AH6
AF2
B25

VSS_NCTF[01]
VSS_NCTF[02]
VSS_NCTF[03]
VSS_NCTF[04]
VSS_NCTF[05]
VSS_NCTF[06]
VSS_NCTF[07]
VSS_NCTF[08]
VSS_NCTF[09]
VSS_NCTF[10]
VSS_NCTF[11]
VSS_NCTF[12]

A1
A2
A28
A29
AH1
AH29
AJ1
AJ2
AJ28
AJ29
B1
B29

ICH9-M ES_FCBGA676
A

(1UF*1, 0.1UF*1)

ICH9-M ES_FCBGA676
+3VS

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

4.7U_0805_10V4Z

2008/09/20

Deciphered Date

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Sheet

Wednesday, July 30, 2008


1

22

of

45

+5VS

C573

0.1U_0402_16V4Z

C576

C578

1000P_0402_50V7K

+3VS
0.1U_0402_16V4Z

C564

10U_0805_10V4Z

C562

C558
<BOM Structure>

1000P_0402_50V7K

10U_0805_10V4Z

SATA HDD Conn.


JSATA2
SATA_ITX_C_DRX_P0
SATA_ITX_C_DRX_N0

<20> SATA_ITX_C_DRX_P0
<20> SATA_ITX_C_DRX_N0

SATA_DTX_IRX_N0
SATA_DTX_IRX_P0

8
9
10
11
12
13
14
15
16
17
18
19
20
21
22

+3VS

<20> SATA_DTX_C_IRX_N0

SATA_DTX_C_IRX_N0

1
C551

SATA_DTX_IRX_N0
2
0.01U_0402_16V7K

<20> SATA_DTX_C_IRX_P0

SATA_DTX_C_IRX_P0

1
C552

SATA_DTX_IRX_P0
2
0.01U_0402_16V7K

1
2
3
4
5
6
7

+5VS

GND
HTX+
HTXGND
HRXHRX+
GND

VCC3.3
VCC3.3
VCC3.3
GND
GND
GND
VCC5
VCC5
VCC5
GND
RESERVED
GND
VCC12
VCC12
GND
VCC12
GND

24
23

OCTEK_SAT-22SU1G_22P_NR-T
CONN@

+5VS
0.1U_0402_16V4Z

C259

C254

1000P_0402_50V7K

C260

2
10U_0805_10V4Z

SATA ODD Conn.


JSATA1
B

SATA_ITX_C_DRX_P1
SATA_ITX_C_DRX_N1

<20> SATA_ITX_C_DRX_P1
<20> SATA_ITX_C_DRX_N1

SATA_DTX_IRX_N1
SATA_DTX_IRX_P1

R173 1

<20> SATA_DTX_C_IRX_N1

SATA_DTX_C_IRX_N1

1
C264

SATA_DTX_IRX_N1
2
0.01U_0402_16V7K

<20> SATA_DTX_C_IRX_P1

SATA_DTX_C_IRX_P1

1
C262

SATA_DTX_IRX_P1
2
0.01U_0402_16V7K

2 1K_0402_1%
+5VS

1
2
3
4
5
6
7

GND
A+
AGND
BB+
GND

8
9
10
11
12
13

DP
+5V
+5V
MD
GND
GND

GND
GND

15
14

SANTA_206401-1_13P
CONN@

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

23

of

45

MDIO PULL HIGH/LOW ?


+3VS

40mil

0.1U_0402_16V4Z

+1.8VS_APVDD

40mil

0.1U_0402_16V4Z

1
C547
51@

1
C533
51@

1
C527
51@

1
C545
51@

0.1U_0402_16V4Z

C549
51@

2
10U_0805_10V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

1
C526
C532
51@
51@
0.1U_0402_16V4Z
2
2

+3V_MCVCC

1
C534
51@

1
C546
51@

XDWP_SDWP
1
R453
XD_RB

0.1U_0402_16V4Z

1000P_0402_50V7K

R429

51@

51@

2
2

10K_0402_5%

10K_0402_5%
+3VS

XD_CLE
U34
<16> CLK_PCIE_READER#
<16> CLK_PCIE_READER
PCIE_ITX_C_PRX_N5
PCIE_ITX_C_PRX_P5

<21> PCIE_ITX_C_PRX_N5
<21> PCIE_ITX_C_PRX_P5
C530 1
C529 1

<21> PCIE_PTX_C_IRX_N5
<21> PCIE_PTX_C_IRX_P5

2 51@ 0.1U_0402_16V7K PCIE_PTX_IRX_N5


2 51@ 0.1U_0402_16V7K PCIE_PTX_IRX_P5
R443 1

51@

2 8.2K_0402_1%

APREXT

3
4

APCLKN
APCLKP

9
8

APRXN
APRXP

11
12

APTXN
APTXP

APREXT 12 mil
38
39

+3VS

R452

APVDD
APV18
TAV33

JMB385

1
2

<8,19,21,25,29> PLT_RST#

<21> CR_CPPE#

<21> CR_WAKE#

R538
2 0_0402_5%
T32 PAD

TP_SEECLK

XRSTN
XTEST

13
14

SEEDAT
SEECLK

D31
@
CH751H-40PT_SOD323-2
1
2

XDCD1#_MSCD#
XDCD0#_SDCD#

15
16

CR1_CD1N
CR1_CD0N

@
1
R539
0_0402_5%

MC_PWREN#

17

CR1_PCTLN

MC_PWREN# 30 mil
21

<30> 5IN1_LED#

DV33
DV33
DV33
DV18
DV18

19
20
44
18
37

MDIO0
MDIO1
MDIO2
MDIO3
MDIO4
MDIO5
MDIO6
MDIO7
MDIO8
MDIO9
MDIO10
MDIO11
MDIO12
MDIO13
MDIO14

48
47
46
45
43
42
41
40
29
28
27
26
25
23
22

NC
NC
NC

34
35
36

APREXT
PCIES_EN
PCIES

APGND
GND
GND
GND
GND

CR1_LEDN

5
10
30

+1.8VS_APVDD
+3VS

51@

XDCD0#_SDCD#
1
R427

51@

XDCD1#_MSCD#
1
R430

51@

2
2
2

10K_0402_5%
4.7K_0402_5%
4.7K_0402_5%

+1.8VS_APVDD
XD_SD_MS_D0
XD_SD_MS_D1
XD_SD_MS_D2
XD_SD_MS_D3
SDCMD_MSBS_XDWE#
MDIO5 R535 1
51@ 2 22_0402_5%
XDWP_SDWP
XD_CLE
XD_D4
XD_D5
XD_D6
XD_D7
XD_RE
XD_RB
XD_ALE

XD_RE
R436

51@

200K_0402_5%

XDCE_SDCLK_MSCLK
XD_ALE
R428

51@

200K_0402_5%

C584
@

33P_0402_50V8J

FOR EMI 20080226


Close to Connect

D26

24
31
32
33

XDCD0#_SDCD#

XDCD1#_MSCD#

XD_CD#

DAN202UT106_SC70-3
51@

C524
51@

270P_0402_50V7K

JMB385-LGEZ0B_LQFP48_7X7
51@

4 IN 1 Socket Push Type(New)


B

JREAD1

Memory Card Power Switch


+3VS

XD_SD_MS_D0
XD_SD_MS_D1
XD_SD_MS_D2
XD_SD_MS_D3
XD_D4
XD_D5
XD_D6
XD_D7

+3V_MCVCC
U35

1
2
3
4

OUT
OUT
OUT
FLG

40mil

8
7
6
5

C548 1

1 2

TPS2061DRG4_SO8
R431
@
300_0603_5%
@

C544 1

32
10
9
8
7
6
5
4

SDCMD_MSBS_XDWE# 34
XDWP_SDWP
33
XD_ALE
35
XD_CD#
40
XD_RB
39
XD_RE
38
XDCE_SDCLK_MSCLK 37
XD_CLE
36

2
G
3

MC_PWREN#

C543 1

51@
51@
51@
4.7U_0805_10V4Z
0.1U_0402_16V4Z
2
2
2
0.1U_0402_16V4Z

MC_PWREN#

GND
IN
IN
EN#

+3V_MCVCC

Q40
2N7002_SOT23
@

11
31

41
42
A

MC_PWREN#

1
R435

2
51@ 0_0805_5%

XD-VCC
XD-D0
XD-D1
XD-D2
XD-D3
XD-D4
XD-D5
XD-D6
XD-D7

7 IN 1 CONN

XD-WE
XD-WP
XD-ALE
XD-CD
XD-R/B
XD-RE
XD-CE
XD-CLE
7IN1 GND
7IN1 GND

SD-VCC
MS-VCC

21
28

SD_CLK
SD-DAT0
SD-DAT1
SD-DAT2
SD-DAT3
SD-DAT4
SD-DAT5
SD-DAT6
SD-DAT7
SD-CMD
SD-CD-SW

20
14
12
30
29
27
23
18
16
25
1

XDCE_SDCLK_MSCLK
XD_SD_MS_D0
XD_SD_MS_D1
XD_SD_MS_D2
XD_SD_MS_D3
(MMC
XD_D4
(MMC
XD_D5
(MMC
XD_D6
(MMC
XD_D7
SDCMD_MSBS_XDWE#
XDCD0#_SDCD#

SD-WP-SW

XDWP_SDWP

MS-SCLK
MS-DATA0
MS-DATA1
MS-DATA2
MS-DATA3
MS-INS
MS-BS

26
17
15
19
24
22
13

XDCE_SDCLK_MSCLK
XD_SD_MS_D0
XD_SD_MS_D1
XD_SD_MS_D2
XD_SD_MS_D3
XDCD1#_MSCD#
SDCMD_MSBS_XDWE#

+3V_MCVCC

Data
Data
Data
Data

Bit
Bit
Bit
Bit

4)
5)
6)
7)

7IN1 GND
7IN1 GND
A

TAITW_R015-B10-LM
CONN@

+3V_MCVCC

C525

51@

4.7U_0805_10V4Z

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

24

of

45

C
1
1
1
8
r
o
f
A
m
d
a0
e
0
B3

e
Hk
uo
7
h
.
c
4

LAN RTL8111C/8102E

+3V_LAN
1

60mil

20080506
change to SM010014520 for EMI

C426

C423

C408

+LAN_AVDD18

L1
8111C@
4.7UH_1008HC-472EJFS-A_5%_1008
1
2

40mil
+CTRL_18

FBMA-L11-201209-221LMA30T_0805

40mil

C387
1
R14
8102E@
0_0805_5%

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

C11

C12

C14

10U_0805_10V4Z
2
2
2
10U_0805_10V4Z
0.1U_0402_16V4Z

C25

C26

1
1

C27

C401

C407
D

0.1U_0402_16V4Z
2
2
0.1U_0402_16V4Z

+1.2V_LAN

40mil

1
C392
8111C@
0.1U_0402_16V4Z
2

R23
0_0805_5%
8111C@
R19
0_0603_5%
8111C@

+CTRL_12

20mil

0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z

+3V_LAN

40mil

C24

+1.8V_LAN

L2
MBK1608121YZF_0603
1
2

L47
+3VALW

1
R18
8102E@
0_0805_5%

C15
8111C@
10U_0805_10V4Z

2
1

C404

C418

C388

C398

C424

C425

C417

C414

0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
2
2
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z

2
1 LAN_PME#
R296
100K_0402_5%

C415 1

2 0.1U_0402_16V7K

<21> PCIE_PTX_C_IRX_N3

C416 1

2 0.1U_0402_16V7K

PCIE_PTX_IRX_P3

29

HSOP

PCIE_PTX_IRX_N3

30

HSON

PCIE_ITX_C_PRX_P3

23

HSIP

PCIE_ITX_C_PRX_N3

24

HSIN

33

CLKREQB

<16> CLK_PCIE_LAN

26

REFCLK_P

<16> CLK_PCIE_LAN#

27

REFCLK_N

20

PERSTB

<21> PCIE_ITX_C_PRX_P3
<21> PCIE_ITX_C_PRX_N3

R297 1

<8,19,21,24,29> PLT_RST#

2 0_0402_5% LAN_RESET#
+CTRL_18

SROUT12

FB12

ENSR

62

ENSR

2 2.49K_0402_1%

64

RSET

LAN_PME#

19

LANWAKEB

ISOLATEB

36

ISOLATEB

+LAN_AVDD18
R292 1 8111C@ 2 0_0603_5%

+3V_LAN

R294 1

<29> EC_PME#

R298 1

+3VS

R314
1K_0402_1%
ISOLATEB

2 0_0402_5%

45
47
48
44

LED3
LED2
LED1
LED0

54
55
56
57

MDIP0
MDIN0
MDIP1
MDIN1
MDIP2
MDIN2
MDIP3
MDIN3

3
4
6
7
9
10
12
13

DVDD12
DVDD12
DVDD12
DVDD12
DVDD12
DVDD12

21
32
38
43
49
52

+1.2V_LAN

EVDD12
EVDD12

22
28

+1.8V_LAN

VDD33
VDD33
VDD33
VDD33

16
37
46
53

+3V_LAN

R315
3.6K_0402_5%
1
2

LAN_LINK# <26>
LAN_ACTIVITY# <26>
LAN_MIDI0+
LAN_MIDI0LAN_MIDI1+
LAN_MIDI1LAN_MIDI2+
LAN_MIDI2LAN_MIDI3+
LAN_MIDI3-

LAN_MIDI0+
LAN_MIDI0LAN_MIDI1+
LAN_MIDI1LAN_MIDI2+
LAN_MIDI2LAN_MIDI3+
LAN_MIDI3-

<26>
<26>
<26>
<26>
<26>
<26>
<26>
<26>

LAN_DO
LAN_DI
LAN_SK
LAN_CS

4
3
2
1

Y2
LAN_X1
1

25MHZ_20P
C400
27P_0402_50V8J

LAN_X2
1
C397
27P_0402_50V8J
2

DO
DI
SK
CS

GND
NC
NC
VCC

5
6
7
8

C420 @
0.1U_0402_16V4Z

+3V_LAN

AT93C46-10SI-2.7_SO8
@

LAN_X1

60

CKTAL1

LAN_X2

61

CKTAL2

65

EXPOSE_PAD

25

EGND

31

EGND

15
17
18
34
35
39
40
41
42

NC
NC
NC
NC
NC
NC
NC
NC
NC

VDDSR

63

+CTRL_12

AVDD33
AVDD33

2
59

+AVDD33

AVDD12
AVDD12
AVDD12
AVDD12

8
11
14
58

IGPIO
OGPIO

50
51

+3V_LAN

R15
0_0805_5%

+LAN_AVDD18
+1.2V_LAN

+1.2V_LAN

+3V_LAN

U26

R313
15K_0402_1%

LAN_DO
LAN_DI
LAN_SK
LAN_CS

EEDO
EEDI/AUX
EESK
EECS

U25

Place closed to Chip


<21> PCIE_PTX_C_IRX_P3

+3V_LAN

+AVDD33
C23

1
2
R550
15K_0402_1%
@

0.1U_0402_16V4Z

C28
0.1U_0402_16V4Z

RTL8111C-GR_QFN64_9X9
8111C@

Place closed to Pin2 & Pin59


A

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


1

25

of

45

LAN RTL8111C/8102E

T1
<25> LAN_MIDI0+
<25> LAN_MIDI0-

LAN_MIDI0+
LAN_MIDI0-

<25> LAN_MIDI1+
<25> LAN_MIDI1-

LAN_MIDI1+
LAN_MIDI1-

<25> LAN_MIDI2+
<25> LAN_MIDI2-

LAN_MIDI2+
LAN_MIDI2-

<25> LAN_MIDI3+
<25> LAN_MIDI3-

LAN_MIDI3+
LAN_MIDI3-

1
2
3
4
5
6
7
8
9
10
11
12

TCT1
TD1+
TD1TCT2
TD2+
TD2TCT3
TD3+
TD3TCT4
TD4+
TD4-

MCT1
MX1+
MX1MCT2
MX2+
MX2MCT3
MX3+
MX3MCT4
MX4+
MX4-

24
23
22
21
20
19
18
17
16
15
14
13

RJ45_MIDI0+
RJ45_MIDI0-

+3V_LAN

R1

<25> LAN_ACTIVITY#

1
1K_0402_5%
LAN_ACTIVITY#

RJ45_MIDI1+
RJ45_MIDI1RJ45_MIDI2+
RJ45_MIDI2RJ45_MIDI3+
RJ45_MIDI3-

C3
220P_0402_50V7K
JRJ45
12 Amber LED+

11
8

RJ45_MIDI3+

PR4+

RJ45_MIDI1-

PR2-

RJ45_MIDI2-

PR3-

RJ45_MIDI2+

PR3+

RJ45_MIDI1+

PR2+

RJ45_MIDI0-

PR1-

RJ45_MIDI0+

PR1+

350uH_GSL5009-1 LF

C379

0.1U_0402_16V4Z
2
2

0.1U_0402_16V4Z

C375

R4
75_0402_1%

0.1U_0402_16V4Z
2

+3V_LAN

2
C376

LAN_LINK#

<25> LAN_LINK#

R5

10

1
1K_0402_5%

0.1U_0402_16V4Z

SHLD2

16

SHLD1

15

SHLD2

14

SHLD1

13

PR4-

Guide Pin

Green LEDGreen LED+


FOX_JM36113-L2R8-7F
CONN@
2

R6
75_0402_1%

RJ45_GND

C9
220P_0402_50V7K

C380

R3
75_0402_1%

R2
75_0402_1%
LAN_TCT

Amber LED-

RJ45_MIDI3-

40mil
RJ45_GND

LANGND
1

2
1

C4
1000P_1206_2KV7K

Place close to TCT pin

C2

40mil

C1
4.7U_0805_10V4Z

0.1U_0402_16V4Z

LAN_ACTIVITY#

1
2
C5
68P_0402_50V8J
@

LAN_LINK#

1
2
C8
68P_0402_50V8J
@

For EMI

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

26

of

45

Mini Card Power Rating

For Wireless LAN


+3VS_WLAN

Power

R487 1
R478 1

2 0_1206_5%

+3VS

2 0_1206_5%

+3V

Primary Power (mA)

C569
4.7U_0805_10V4Z

C347
0.1U_0402_16V4Z

C311
0.1U_0402_16V4Z

C318
4.7U_0805_10V4Z

C335
0.1U_0402_16V4Z

C345
0.1U_0402_16V4Z

Auxiliary Power (mA)

Peak

Normal

+3VS

1000

750

+3V

330

250

250 (wake enable)

+1.5VS

500

375

5 (Not wake enable)

+1.5VS

+3VS_WLAN

Normal
1

JMINI2
R251 1
@
2 0_0402_5%
WLAN_BT_DATA
WLAN_BT_CLK

<21,28> ICH_PCIE_WAKE#
<28> WLAN_BT_DATA
<28> WLAN_BT_CLK
<16> MINI2_CLKREQ#
<16> CLK_PCIE_MINI2#
<16> CLK_PCIE_MINI2

<21> PCIE_PTX_C_IRX_N2
<21> PCIE_PTX_C_IRX_P2
<21> PCIE_ITX_C_PRX_N2
<21> PCIE_ITX_C_PRX_P2
+3VS_WLAN

For MINICARD Port80 Debug


E51TXD_P80DATA
E51RXD_P80CLK

R531 1

2 0_0402_5% CL_RST#2_R

1
3
5
7
9
11
13
15

2
4
6
8
10
12
14
16

2
4
6
8
10
12
14
16

17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51

17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51

18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52

18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52

+3VS_WLAN
+1.5VS

WL_OFF#
PLT_RST_BUF#
+3V_WLAN
R246 1
R242 1
MINI2_SMBCLK R237 1
MINI2_SMBDATA R230 1

WL_OFF# <29>
PLT_RST_BUF# <19>
+3VS
+3V

2 0_0603_5%
2 0_0603_5%

@
@
@

2 0_0402_5% ICH_SMBCLK
2 0_0402_5% ICH_SMBDATA

ICH_SMBCLK <16,21,28>
ICH_SMBDATA <16,21,28>

USB20_N8 <21>
USB20_P8 <21>
2

(LED_WWAN#)
(LED_WLAN#)

MINI1_LED# <30>

(9~16mA)

53
54
55
56

G1
G2
G3
G3

<29> E51TXD_P80DATA
<29> E51RXD_P80CLK

(WAKE#)

1
3
5
7
9
11
13
15

FOX_AS0B226-S99N-7F
CONN@

9.9 mm

H7
H_4P2
H11
H_3P4

H12
H_3P4

H14
H_3P4

H9
H_4P0N

H16
H_3P4

H3
H_3P25

H17
H_3P4

H5
H_3P25

H10
H_3P25

H18
H_3P4

H26
H_3P25

H19
H_3P4

H23
H_3P4

H24
H_3P4

@
3

H13
H_3P4

@
1

H8
H_3P4

@
1

H2
H_3P4
@

H6
H_4P2

H15
H_4P2

FIDUCIAL_C40M80

FD4
@

FIDUCIAL_C40M80

FD2
@

FIDUCIAL_C40M80

FD3

FD1

Connect to GNDA
2008/02/22

H22
H_4P6X4P0N

FIDUCIAL_C40M80

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

27

of

45

New Card Power Switch


U14

2
4

+3V

17

PCI_RST#

<19> PCI_RST#
<29,34,39,40> SYSON
<29,31,34> SUSP#

11
13

3.3Vin
3.3Vin

3.3Vout
3.3Vout

3
5

AUX_IN

6
20

SHDN#

PERST#

SUSP#

STBY#

NC

CP_PE#
10
(Internal Pull High to AUXIN)
CP_USB#
9
(Internal Pull High to AUXIN)
RCLKEN1
18

CPPE#

40mil
+3VALW_CARD

1
1
1
C294
C304
C303
NC@
NC@
NC@
NC@
10U_0805_10V4Z
10U_0805_10V4Z
2
2
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C292

1
C282
NC@
NC@
10U_0805_10V4Z
2
2
0.1U_0402_16V4Z
C281

<21> USB20_N1
<21> USB20_P1

CP_USB#

<21,27> ICH_PCIE_WAKE#
+3VALW_CARD

16
7

PERST1#

+3VS_CARD

+3VS

CLKREQ1#
CP_PE#

21

Thermal_Pad

+3VS

G577NSR91U_TQFN20_4x4
NC@

R220
10K_0402_5%

NC@
+1.5VS

RCLKEN1 2
G
1
1
C310
C298
NC@
NC@
10U_0805_10V4Z
10U_0805_10V4Z
2
2

1
C283
NC@
10U_0805_10V4Z
2

CLKREQ1#

+3V

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26

<16,21,27> ICH_SMBCLK
<16,21,27> ICH_SMBDATA
+1.5VS_CARD

RCLKEN

+3VS

JEXP1

Imax = 0.75A

PERST1#

GND

CPUSB#

+3VS_CARD

Imax = 1.35A

19

OC#

SYSON

60mils

15

AUX_OUT

SYSRST#

Imax = 0.275A

+1.5VS_CARD

+3VS

1.5Vout
1.5Vout

+1.5VS_CARD

NC7SZ32P5X_NL_SC70-5
Q25
2N7002_SOT23
NC@

G Vcc

1.5Vin
1.5Vin

+3VS_CARD

12
14

+1.5VS

New Card Socket (Left/TOP)


+3VALW_CARD

40mil

<21> CP_PE#
<16> CLK_PCIE_CARD#
<16> CLK_PCIE_CARD

C307

0.1U_0402_16V4Z
2 NC@

<21> PCIE_PTX_C_IRX_N1
<21> PCIE_PTX_C_IRX_P1

U16
Y

<21> PCIE_ITX_C_PRX_N1
<21> PCIE_ITX_C_PRX_P1

EXP_CLKREQ# <16>

NC@

27
28

Don't Connect to GND


2008/02/22

GND
USB_DUSB_D+
CPUSB#
RSV
RSV
SMB_CLK
SMB_DATA
+1.5V
+1.5V
WAKE#
+3.3VAUX
PERST#
+3.3V
+3.3V
CLKREQ#
CPPE#
REFCLKREFCLK+
GND
PERn0
PERp0
GND
PETn0
PETp0
GND
GND
GND

GND
GND

29
30

FOX_1CH4110C_LT
CONN@

USB CONN. (Stack-up Type)


Bluetooth Conn.
+USB_VCCA

+USB_VCCA

W=80mils

W=80mils

+3VS

1
1

C523+
1

JUSB2

1
C317
BT@
0.1U_0402_16V4Z
2

Q24
AO3413_SOT23-3
BT@

<21> USB20_N0
<21> USB20_P0

W=40mils

USB20_N0
USB20_P0

+BT_VCC
C308

1
C325

R235
BT@
BT@
300_0603_5%
4.7U_0805_10V4Z
2
2
BT@
0.1U_0402_16V4Z

VCC
DD+
GND

5
6
7
8

GND1
GND2
GND3
GND4

Q26
2N7002_SOT23
BT@
+5VALW

<27> WLAN_BT_DATA
<27> WLAN_BT_CLK

5
6
7
8

GND1
GND2
GND3
GND4

SUYIN_020173MR004G565ZR
CONN@

+USB_VCCA
U33

1
2
3
4
5
6
7
8

1 GND
2
3
4
5
6
7
8 GND

D25

USB20_P0

CH3

CH2

USB20_P2
C522

1
2
3
4

GND
IN
IN
EN#

OUT
OUT
OUT
FLG

TPS2061DRG4_SO8
+USB_VCCA

Vp

Vn

8
7
6
5

R169
100K_0402_5%

USB_OC#2 <21>

1
2
R171
10K_0402_5%

USB_OC#0 <21>
1

4.7U_0805_10V4Z
2

10
USB20_N2

ACES_87213-0800G
CONN@

CH4

CH1

USB20_N0

C240
0.1U_0402_16V4Z
4

<34> SYSON#

@ CM1293-04SO_SOT23-6

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

VCC
DD+
GND

+3V

JP10

1
2
3
4

80mil

+BT_VCC

<21> USB20_P7
<21> USB20_N7

JUSB1
USB20_N2
USB20_P2

<21> USB20_N2
<21> USB20_P2

SUYIN_020173MR004G565ZR
CONN@

2
1

2
G

1
2
3
4

2
10K_0402_5%

BT@

C217

@ 150U_D2_6.3VM
2
2
470P_0402_50V7K

1
R222

C332
BT@
1U_0603_10V4Z

C481+

C187

150U_D2_6.3VM
2
2
470P_0402_50V7K

<29> BT_ON#

C316
BT@
0.1U_0402_16V4Z
2

+USB_VCCA

+3VALW

+USB_VCCA

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

28

of

45

For EC Tools

+3VALW
L13

+3VALW

R209
10K_0402_5%

EC_RCIRRX
+5VS

2 TP_CLK
4.7K_0402_5%
2 TP_DATA
4.7K_0402_5%

<36>
<36>
<4>
<4>

+3VALW
B

1
R206
1
R207

2 EC_SMB_CK1
2.2K_0402_5%
2 EC_SMB_DA1
2.2K_0402_5%

1
R198

2 LID_SW#
100K_0402_5%

<21> PM_SLP_S3#
<21> PM_SLP_S5#
<21> EC_SMI#
<30> LID_SW#
<25> EC_PME#
<8> MCH_TSATN_EC#
<4> FAN_SPEED1
<28> BT_ON#
<31> ON/OFF
<30> PWR_SUSP_LED
<30> NUM_LED#

+3VS

KSI0/GPIO30
KSI1/GPIO31
KSI2/GPIO32
KSI3/GPIO33
KSI4/GPIO34
KSI5/GPIO35
KSI6/GPIO36
KSI7/GPIO37
KSO0/GPIO20
KSO1/GPIO21
KSO2/GPIO22
KSO3/GPIO23
KSO4/GPIO24
KSO5/GPIO25 Int. K/B
KSO6/GPIO26 Matrix
KSO7/GPIO27
KSO8/GPIO28
KSO9/GPIO29
KSO10/GPIO2A
KSO11/GPIO2B
KSO12/GPIO2C
KSO13/GPIO2D
KSO14/GPIO2E
KSO15/GPIO2F
KSO16/GPIO48
KSO17/GPIO49

EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2

77
78
79
80

SCL1/GPIO44
SDA1/GPIO45
SCL2/GPIO46
SDA2/GPIO47

PM_SLP_S3#
PM_SLP_S5#
EC_SMI#
LID_SW#

6
14
15
16
17
18
19
25
28
29
30
31
32
34
36

EC_PME#
FAN_SPEED1
BT_ON#
E51TXD_P80DATA
E51RXD_P80CLK
ON/OFF
PWR_SUSP_LED
NUM_LED#

2 EC_SMB_CK2
2.2K_0402_5%
2 EC_SMB_DA2
2.2K_0402_5%

EC_CRY1
EC_CRY2

AVCC
BATT_TEMP/AD0/GPIO38
BATT_OVP/AD1/GPIO39
ADP_I/AD2/GPIO3A
Input
AD3/GPIO3B
AD4/GPIO42
SELIO2#/AD5/GPIO43

63
64
65
66
75
76

BATT_TEMP
BATT_OVP

DAC_BRIG/DA0/GPIO3C
EN_DFAN1/DA1/GPIO3D
IREF/DA2/GPIO3E
DA3/GPIO3F

68
70
71
72

DAC_BRIG
EN_DFAN1
IREF

PSCLK1/GPIO4A
PSDAT1/GPIO4B
PSCLK2/GPIO4C
PSDAT2/GPIO4D
TP_CLK/PSCLK3/GPIO4E
TP_DATA/PSDAT3/GPIO4F

83
84
85
86
87
88

EC_MUTE

TP_CLK
TP_DATA

BT_LED# <30>
TP_CLK <30>
TP_DATA <30>

SDICS#/GPXOA00
SDICLK/GPXOA01
SDIDO/GPXOA02
SDIDI/GPXID0

97
98
99
109

3S/4S#
65W/90W#
SBPWR_EN
ID_JAL90_JAW50#

3S/4S# <38>
65W/90W# <38>
SBPWR_EN <34,40>

SPIDI/RD#
SPIDO/WR#
SPICLK/GPIO58
SPICS#

119
120
126
128

EC_SPIDI/FWR#
EC_SPIDO/FRD#
EC_SPICLK
EC_SPICS#/FSEL#

CIR_RX/GPIO40
CIR_RLC_TX/GPIO41
FSTCHG/SELIO#/GPIO50
BATT_CHGI_LED#/GPIO52
CAPS_LED#/GPIO53
BATT_LOW_LED#/GPIO54
SUSP_LED#/GPIO55
SYSON/GPIO56
VR_ON/XCLK32K/GPIO57
AC_IN/GPIO59

73
74
89
90
91
92
93
95
121
127

EC_RCIRRX

EC_RSMRST#/GPXO03
EC_LID_OUT#/GPXO04
EC_ON/GPXO05
EC_SWI#/GPXO06
ICH_PWROK/GPXO06
GPO
BKOFF#/GPXO08
WL_OFF#/GPXO09
GPXO10
GPXO11

100
101
102
103
104
105
106
107
108

PM_SLP_S4#/GPXID1
ENBKL/GPXID2
GPXID3
GPXID4
GPXID5
GPXID6
GPXID7

110
112
114
115
116
117
118

V18R

124

PWM Output

122
123

PS2 Interface

INVT_PWM <17>
BEEP# <32>
ACOFF <38>
ECAGND
2
1
C322 0.01U_0402_16V7K
BATT_OVP <38>
ADP_I <38>

AD_BID0

3S/4S#

SPI Flash ROM

GPIO
SM Bus

PM_SLP_S3#/GPIO04
PM_SLP_S5#/GPIO07
EC_SMI#/GPIO08
LID_SW#/GPIO0A
SUSP#/GPIO0B
PBTN_OUT#/GPIO0C
GPIO
EC_PME#/GPIO0D
EC_THERM#/GPIO11
FAN_SPEED1/FANFB1/GPIO14
FANFB2/GPIO15
EC_TX/GPIO16
EC_RX/GPIO17
ON_OFF/GPIO18
PWR_LED#/GPIO19
NUMLED#/GPIO1A

GPI

XCLK1
XCLK0

11
24
35
94
113
A

KB926QFC0_LQFP128_14X14

+3VS

ID_JAL90_JAW50#
2
R186
2
R540
@
100K_0402_5%

DAC_BRIG <17>
EN_DFAN1 <4>
IREF <38>
CALIBRATE# <38>

+3VALW
65W/90W#
2
R187

EC_SI_SPI_SO <30>
EC_SO_SPI_SI <30>
EC_SPICLK <30>
EC_SPICS#/FSEL# <30>

+3VALW

FSTCHG <38>
BATT_GRN_LED# <30>
CAPS_LED# <30>
BATT_AMB_LED# <30>
PWR_LED <30>
SYSON <28,34,39,40>
VR_ON <31,42>
ACIN <21,35,38>

Rb

EC_RSMRST# <21>
EC_LID_OUT# <21>
EC_ON <31>
EC_SWI# <21>
EC_PWROK <21,31>
BKOFF# <17>
WL_OFF# <27>

EC_LID_OUT#
EC_ON
EC_PWROK
BKOFF#
WL_OFF#

C271

PM_SLP_S4# <21>
ENBKL <10>
EAPD <32>
EC_THERM# <21>
SUSP# <28,31,34>
PBTN_OUT# <21>
ARCADE# <31>

SUSP#
PBTN_OUT#

C269

EC_CRY2

15P_0402_50V8J
2
ENBKL
EAPD

C306

8.2K_0402_5%
2
0.1U_0402_16V4Z

EC_CRY1

C270

15P_0402_50V8J
2

X2
32.768KHZ_12.5P_MC-306

For KB926 C0 reversion


C323
BATT_TEMP
2
C324
BATT_OVP
2
C276
ACIN
2

4.7U_0805_10V4Z

Deciphered Date

100P_0402_50V8J
1
100P_0402_50V8J
1
100P_0402_50V8J
1

Compal Electronics, Inc.


2008/09/20

Title

Date:

AD_BID0
R215

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5

R218
100K_0402_5%

Ra

FSTCHG
BATT_GRN_LED#
CAPS_LED#
BATT_AMB_LED#
PWR_LED
SYSON
VR_ON
ACIN

1
100K_0402_5%

Analog Board ID definition,


Please see page 3.

Compal Secret Data


2007/09/20

1
100K_0402_5%
1

EC_MUTE <33>

L12
ECAGND 2
1
FBM-L11-160808-800LMT_0603

Issued Date

2
4.7K_0402_5%

PGD_IN <42>

20mil

Security Classification

1
R188

BATT_TEMP <36>

SPI Device Interface

GND
GND
GND
GND
GND

1
R200
1
R201

EC_SMB_CK1
EC_SMB_DA1
EC_SMB_CK2
EC_SMB_DA2

INVT_PWM
BEEP#

DA Output
55
56
57
58
59
60
61
62
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
81
82

ACES_85205-0400
@

21
23
26
27

INVT_PWM/PWM1/GPIO0F
BEEP#/PWM2/GPIO10
FANPWM1/GPIO12
ACOFF/FANPWM2/GPIO13

AD

E51RXD_P80CLK
E51TXD_P80DATA

KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7
KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17

1
R195
1
R194

EC_SCI#

1
2
3
4

<21> EC_SCI#
<21> PM_CLKRUN#

PCICLK
PCIRST#/GPIO05
ECRST#
SCI#/GPIO0E
CLKRUN#/GPIO1D

1
2
3
4

IN

<8,19,21,24,25> PLT_RST#

2
1
R223
47K_0402_5%
2
1
C320
0.1U_0402_16V4Z

+3VALW

12
13
37
20
38

Place on MiniCard

+3VALW

JP9

OUT

<16> CLK_PCI_LPC

ACES_85205-0400
@

E51RXD_P80CLK <27>
E51TXD_P80DATA <27>

NC

LPC_AD3
LPC_AD2
LPC_AD1
LPC_AD0

GA20/GPIO00
KBRST#/GPIO01
SERIRQ#
LFRAME#
LAD3
LAD2
LAD1
LAD0 LPC & MISC

KSO[0..17] <30,31>

0.1U_0402_16V4Z

AGND

R196 2

1
2
3
4
5
7
8
10

69

C291
@ 22P_0402_50V8J
2
1

<20> EC_GA20
<20> EC_KBRST#
<21> SERIRQ
<20> LPC_FRAME#
<20> LPC_AD3
<20> LPC_AD2
1 @ 33_0402_5%
<20> LPC_AD1
<20> LPC_AD0

67

9
22
33
96
111
125
VCC
VCC
VCC
VCC
VCC
VCC

U13

KSO[0..17]

C302

Place on RAM door

E51RXD_P80CLK
E51TXD_P80DATA

NC

2
2
0.1U_0402_16V4Z

C268
1000P_0402_50V7K

1
2
3
4

1
2
3
4

2
2
0.1U_0402_16V4Z

EC_PME#
2
10K_0402_5%
@

C267
1000P_0402_50V7K
1
1

KSI[0..7] <30,31>

1
R203

C277

JP13
KSI[0..7]

C319

+3VALW

1
2 +EC_VCCA
2 FBM-L11-160808-800LMT_0603

0.1U_0402_16V4Z
1
2

+3VALW

0.1U_0402_16V4Z
1 C299
1

C284

ECAGND

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet
1

29

of

45

To TP/B Conn.

U19
1
R224

+3VALW

C326 1

2
0_0603_5%

2 0.1U_0402_16V4Z

EC_SPICS#/FSEL#
SPI_WP#
SPI_HOLD#

1
3
7
4

+SPI_VCC

CS#
WP#
HOLD#
GND

U18
<29> EC_SPICS#/FSEL#

EC_SPICS#/FSEL#
2 4.7K_0402_5% SPI_WP#
2 4.7K_0402_5% SPI_HOLD#

R248 1
R225 1

+3VALW

1
3
7
4

CE#
WP#
HOLD#
VSS

VDD
SCK
SI
SO

8
6
5
2

VCC
SCLK
SI
SO

8
6
5
2

JP7

+SPI_VCC
EC_SPICLK_R
EC_SO_SPI_SI
EC_SI_SPI_SO

+5VS

MX25L512AMC-12G_SO8
@
EC_SPICLK_R

R226 1
R227 1
R247 1

2 0_0402_5%
2 0_0402_5%
2 0_0402_5%

Reserved for BIOS simulator.


Footprint SO8

EC_SPICLK <29>
EC_SO_SPI_SI <29>
EC_SI_SPI_SO <29>

C148
100P_0402_50V8J

MX25L8005M2C-15G_SOP8

6
5
4
3
2
1

TP_CLK
TP_DATA
LEFT_BTN#
RIGHT_BTN#

<29> TP_CLK
<29> TP_DATA

6
5
4
3
2
1

8
7

ACES_85201-0605
CONN@

C145
100P_0402_50V8J

To LED/B

TP_CLK
+5VS

KSI[0..7] <29,31>

KSO[0..17]

+5VS

KSO6

C39

2 @ 100P_0402_50V8J

2 @ 100P_0402_50V8J

KSO5

C38

2 @ 100P_0402_50V8J

KSO12

C45

2 @ 100P_0402_50V8J

KSO4

C37

2 @ 100P_0402_50V8J

KSI0

C49

2 @ 100P_0402_50V8J

KSO3

C36

2 @ 100P_0402_50V8J

KSO11

C44

2 @ 100P_0402_50V8J

KSI4

C53

2 @ 100P_0402_50V8J

KSO10

C43

2 @ 100P_0402_50V8J

KSO2

C35

2 @ 100P_0402_50V8J

KSI1

C50

2 @ 100P_0402_50V8J

KSO1

C34

2 @ 100P_0402_50V8J

KSI2

C51

2 @ 100P_0402_50V8J

KSO0

C33

2 @ 100P_0402_50V8J

KSO9

C42

2 @ 100P_0402_50V8J

KSI5

C54

2 @ 100P_0402_50V8J

KSI3

C52

2 @ 100P_0402_50V8J

KSI6

C55

2 @ 100P_0402_50V8J

2 @ 100P_0402_50V8J

KSI7

C56

5
6

1
2

<24> 5IN1_LED#
<20> SATA_LED#

ACES_85201-04051
CONN@

+3VS

R516
150_0402_5%

BT@

(AMB)

LED3
HT-191UD_Amber_0603

PWR_SUSP_LED#

R518
300_0402_5%

follow JAWD0
20080623

(BLUE)

LED4
HT-191NBQA_BLUE_0603

BT@
1

HARVATEK

1
2
300_0402_5%

Q45B
2N7002DW-T/R7_SOT363-6

+5VS

MINI1_LED#
3

MEDIA_LED#

FOR EMI

2 @ 100P_0402_50V8J

YG

(4pin)

LED1
2
453_0402_1%

+3VS

HARVATEK

SATA_LED#

2 @ 100P_0402_50V8J

2 @ 100P_0402_50V8J

R268

1
2

1
C40

Q45A
2N7002DW-T/R7_SOT363-6

KSO7

10K_0402_5%
LID_SW# <29>

2 @ 100P_0402_50V8J

+3VS
E@

2 @ 100P_0402_50V8J

KSO17 C597 1

+5VS

10K_0402_5%

R191
1
2
3
4
5
6

1
2
3
4
G1
G2

KSO16 C596 1

MINI1_LED# <27>

Wireless LED

BT_LED#

BT_LED# <29>

PWR_LED#

C89

2 @ 100P_0402_50V8J

ON/OFFBTN#

C87

2 @ 100P_0402_50V8J

MINI1_LED#

C74

2 @ 100P_0402_50V8J

BT_LED#

C79

2 @ 100P_0402_50V8J

PWR_SUSP_LED#C88

2 @ 100P_0402_50V8J

NUM_LED#

C91

2 @ 100P_0402_50V8J

CAPS_LED#

C92

2 @ 100P_0402_50V8J

MEDIA_LED#

C90

2 @ 100P_0402_50V8J

Bluetooth LED

PWR_LED#

HT-297DQ-GQ_AMB-YG
LED2
1
2
R267 453_0402_1%

+5VALW

1
2
R269 300_0402_5%

follow JAWD0
20080623

BATT_AMB_LED#

BATT_AMB_LED# <29>

YG

+5VALW

R184

10K_0402_5%

+3VS

C46

Q12B
2N7002DW-T/R7_SOT363-6
5

<29> PWR_SUSP_LED

+3VALW

C47

R266

PWR_SUSP_LED#

Q12A
2N7002DW-T/R7_SOT363-6

JP2

KSO13

To LID SW/B

KSO14

R183

+5VALW

<29> PWR_LED

(6pin)

2 @ 100P_0402_50V8J

Compal Footprint

PWR_LED#

ACES_85201-0605
CONN@

C48

6
5
4
3
2
1

ON/OFFBTN#
PWR_LED#
PWR_SUSP_LED#

<31> ON/OFFBTN#

KSO15

C41

SW3
SMT1-05-A_4P
1

JP5

ACES_88747-2601
CONN@

KSO8

RIGHT_BTN#3

+5VALW

KSO0
G2
KSO1
G1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7

SW2
SMT1-05-A_4P
1

To POWER/B

28
27

(Right)

26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1

KSO0
KSO1
KSO2
KSO3
KSO4
KSO5
KSO6
KSO7
KSO8
KSO9
KSO10
KSO11
KSO12
KSO13
KSO14
KSO15
KSO16
KSO17
KSI0
KSI1
KSI2
KSI3
KSI4
KSI5
KSI6
KSI7

LEFT_BTN# 3

(4pin)

JP4

(Left)

ACES_85201-0605
CONN@

KSO[0..17] <29,31>

D7
@
PSOT24C_SOT23

0.1U_0402_16V4Z

5
6

INT_KBD Conn.

C147

6
5
4
3
2
1

MEDIA_LED#
NUM_LED#
CAPS_LED#

2
JP6

<29> NUM_LED#
<29> CAPS_LED#
KSI[0..7]

TP_DATA

+5VS

ENE suggestion SPI Frequency over 66MHz


SST: 50MHz
MXIC: 70MHz
ST: 40MHz

8
7

BATT_GRN_LED#

BATT_GRN_LED# <29>

HT-297DQ-GQ_AMB-YG

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Wednesday, July 30, 2008

Sheet

30

of

45

Power Button
ON/OFF switch

HDA MDC Conn.


+3V

JMDC1
1

+3VALW

2
@ 10K_0603_5%

<20> HDA_SYNC_MDC
<20> HDA_SDIN1
<20> HDA_RST_MDC#

R236

2
@ 10K_0603_5%

R249

HDA_SDIN1_MDC
33_0402_5%

ON/OFF <29>

51ON#

51ON# <35>

D16
RLZ20A_LL34

1
EC_ON

1000P_0402_50V7K
1

S 2N7002_SOT23

For EMI

KSO0
KSI1
KSI2
KSI3
KSI4
KSI5

Wireless Button

SW8
SMT1-05-A_4P
1

Q29

2
G

R238

To BTN/B Conn.

10K_0402_5%

22P_0402_50V8J

KSO0

KSI1

KSO0

SW4
SMT1-05-A_4P
1

KSI2

AC3@

5
6

KSO0

Bluetooth Button

5
6

<29,30>
<29,30>
<29,30>
<29,30>
<29,30>
<29,30>

1
2

C346

Connector for MDC Rev1.5


2

C334

<29> EC_ON

1U_0603_10V4Z

R253
0_0402_5%

DAN202UT106_SC70-3

C351

+3V

ACES_88018-124G
CONN@

13
14
15
16
17
18

ON/OFFBTN#

<30> ON/OFFBTN#

D14

2
0_0402_5%

HDA_BITCLK_MDC <20>

GND
GND
GND
GND
GND
GND

100K_0402_5%

Bottom Side

+MDC_VCC 1
R252

2
4
6
8
10
12

R493

R254

<20> HDA_SDOUT_MDC

15mil

GND1
RES0
IAC_SDATA_OUT
RES1
GND2
3.3V
IAC_SYNC
GND3
IAC_SDATA_IN
GND4
IAC_RESET#
IAC_BITCLK

TOP Side

1
3
5
7
9
11

WL_BTN#

KSI2

BT_BTN#

KSI3

EMAIL_BTN#

KSI4

IE_BTN#

KSI5

E-KEY_BTN#

Volume UP BTN

+3VS
+3VALW

+3VALW

2
@ 0_0402_5%

+3VALW

KSO0

C80

2 @ 100P_0402_50V8J

KSI1

C81

2 @ 100P_0402_50V8J

KSI2

C82

2 @ 100P_0402_50V8J

C83

2 @ 100P_0402_50V8J

KSI4

C84

2 @ 100P_0402_50V8J

ARCADE_BTN# C86

2 @ 100P_0402_50V8J

C373 1

2 @ 100P_0402_50V8J

KSI5

KSO0

3
4

SW9
SMT1-05-A_4P
3
1
KSI5

AC3@

AC3@

VS_ON <39>

For +VCCP/+1.05VS
KSI4

1
R185

D32

KSI5
2

D33

KSI2

KSO0

KSI3

KSI1
3

ARCADE_BTN#

D34

14

2
+3VALW
100K_0402_5%

2
1
3

PSOT24C_SOT23
@
1

PSOT24C_SOT23
@
1

PSOT24C_SOT23
@

ARCADE# <29>
51ON#

51ON# <35>

DAN202UT106_SC70-3
AC3@

U17F
SN74LVC14APWLE_TSSOP14

PSOT24C_SOT23
@

12

13

10

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

ARCADE_BTN#

ARCADE_BTN#

14

SW7
SMT1-05-A_4P
1

D12

2 0.1U_0402_16V4Z

U17E
SN74LVC14APWLE_TSSOP14
O

ARCADE BTN

+3VALW

C314
1

e-Key BTN

+3VALW

11

AC3@

14

KSI3

D30

KSI4

0.1U_0402_16V4Z

I
7

U17D
SN74LVC14APWLE_TSSOP14

2
1

5
C338

U17C
SN74LVC14APWLE_TSSOP14

@ 10K_0402_1%

<34,41> SUSP

14

R245

5
6

+3VALW

SUSP 2
G
Q28
2N7002_SOT23

EC_PWROK <21,29>

+3VS

<28,29,34> SUSP#

SW6
SMT1-05-A_4P
1

For South Bridge

R557
10K_0402_1%
1
2

AC3@

5
6

14
I

SYS_PWROK 1
R244

KSO0

5
6

CH751H-40PT_SOD323-2
@
C340
1U_0603_10V6K
@

U17B
SN74LVC14APWLE_TSSOP14

KSI3

<29,42> VR_ON

14

R243
180K_0402_5%
@

D15
1

U17A
SN74LVC14APWLE_TSSOP14

SW5
SMT1-05-A_4P
1

KSO0

Volume DOWN BTN

5
6

Power ON Circuit

KSI1

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

31

of

45

+VDDA
+5VAMP

60mil

1
R498
10K_0402_5%

+5VS

C585

2
1U_0402_6.3V4Z

(output = 300 mA)

U37

L45 1
2
FBMA-L11-201209-221LMA30T_0805

1
1
L43 1
C566
C565
2
FBMA-L11-201209-221LMA30T_0805
10U_0805_10V4Z
2
2
0.1U_0402_16V4Z

IN
OUT

BYP

40mil

GND
SHDN

G9191-475T1U_SOT23-5

R497
10K_0402_5%

C575

4.75V

C568

4.7U_0805_10V4Z

+VDDA
1

C587

@ 0.01U_0402_16V7K
MONO_IN

1
1U_0402_6.3V4Z

<29> BEEP#

C595 1
1U_0402_6.3V4Z

R515

C
2

R514

1
R496

2
2.4K_0402_1%

2SC2411K_SOT23

L46
MBK1608121YZF_0603
1
2

560_0402_5%

10mil

C594 1
1U_0402_6.3V4Z

<21> SB_SPKR

Q42

2
B

560_0402_5%

HD Audio Codec

D28
CH751H-40PT_SOD323-2

R513
10K_0402_5%

+3VS_DVDD
1

C586

+3VS

C589

0.1U_0402_16V4Z
2
2
10U_0805_10V4Z

MIC2_VREFO

+AVDD_HDA
R445
2.2K_0402_5%

40mil
INT_MIC_R

C582
LINE_L

<33> LINE_L

C577
LINE_R

<33> LINE_R

C570

MIC1_L

<33> MIC1_L

C581
MIC1_R

<33> MIC1_R

C579

<33> LINEIN_PLUG#
<33> MIC_PLUG#

R494 1
R495 2

2 10K_0402_1%
1 20K_0402_1%

AMP_LEFT

LINE_OUT_R

36

AMP_RIGHT

HP_OUT_L

39

HP_LEFT

MIC2_R

HP_OUT_R

41

HP_RIGHT

LINE1_L

NC

45

DMIC_CLK

46

CD_L

NC

43

20

CD_R

NC

44

19

CD_GND

LINE1_R

PCBEEP

<20> HDA_RST_AUDIO#

11

RESET#

<20> HDA_SYNC_AUDIO

10

SYNC

AMP_RIGHT <33>
HP_LEFT <33>
HP_RIGHT <33>

Sense Pin

SENSE A

SENSE B

Impedance

JP1

BIT_CLK

SDATA_IN

INT_MIC_R

For EMI
1
R500

2
1
0_0402_5%

PORT-A (PIN 39, 41)

20K

PORT-B (PIN 21, 22)

10K

PORT-C (PIN 23, 24)

5.1K

PORT-D (PIN 35, 36)

39.2K

PORT-E (PIN 14, 15)

20K

PORT-F (PIN 16, 17)

10K

PORT-G (PIN 43, 44)

5.1K

PORT-H (PIN 45, 46)

2 C590
22P_0402_50V8J
HDA_BITCLK_AUDIO

MONO_OUT

37

LINE1_VREFO

29

GPIO1

31

MIC1_VREFO_L

28

MIC1_VREFO_R

32

MIC2_VREFO

30

VREF

27

JDREF

40

NC

33

AVSS1
AVSS2

26
42

SDATA_OUT

2
3
13
34

GPIO0
GPIO3
SENSE A
SENSE B

47

EAPD

HDA_SDIN0_AUDIO

<20>

SPDIFO

4
7

DVSS1
DVSS2

1
R501

2
33_0402_5%

D17
SM05T1G_SOT23-3
@

MIC1_VREFO_R
MIC2_VREFO
CODEC_VREF

10mil

1
1
C574
C571
10U_0805_10V4Z
0.1U_0402_16V4Z
2
2
R488
20K_0402_1%

1
R433

2
0_0805_5%

1
R479

2
0_0805_5%

1
R446

2
0_0805_5%

1
R489

2
0_0805_5%

1
R458

2
0_0805_5%

1
R509

2
0_0805_5%

GND

GNDA

2008/09/20

Deciphered Date

GNDA

Title

SCHEMATICS, MB A4431
Document Number

Rev
D

401590

Date:

GND

Compal Electronics, Inc.

Compal Secret Data


2007/09/20

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B

G1
G2

MIC1_VREFO_L

Security Classification

3
4

ACES_88266-02001
CONN@

HDA_SDIN0 <20>

DGND
AGND
SA00001GD00 change to SA00001GD10
20080226

Issued Date

1
2

48

1
2

10mil

ALC268-GR_LQFP48_9X9

Codec Signals

39.2K

15mil

MIC1_L
MIC1_R

220P_0402_50V7K

AMP_LEFT <33>

MIC2_L

MIC1_C_L
21
4.7U_0805_6.3V6K
MIC1_C_R
22
4.7U_0805_6.3V6K
MONO_IN
12

<29> EAPD

NC

MIC2_C_L
16
4.7U_0805_6.3V6K
MIC2_C_R
17
4.7U_0805_6.3V6K
LINE_C_L
23
4.7U_0805_6.3V6K
LINE_C_R
24
4.7U_0805_6.3V6K
18

SENSE_A

15

2
35

<33> HP_PLUG#

1 39.2K_0402_1%

<20> HDA_SDOUT_AUDIO

Place close to Codec


R492 2

LINE_OUT_L

C583

NC

INT_MIC

14

C535

R457 1K_0402_1%
2
1

1
DVDD

U38

DVDD_IO

38

AVDD1
INT_MIC_R

15mil
25

C572
10U_0805_10V4Z

0.1U_0402_16V4Z
1
1
C580

AVDD2

+VDDA

L44 1
2
FBM-L11-160808-800LMT_0603

Wednesday, July 30, 2008


G

Sheet

32
H

of

45

Int. Speaker Conn.

W=40mil

SPKL+
SPKL-

<32> HP_LEFT

2
2

3
5

2
0.01U_0402_16V7K

C540

2 EC_MUTE
G
Q41
2N7002_SOT23

HP EN

4
6

INR_H
INL_H

17
18

HPOUT_R
HPOUT_L

VOL_AMP

39K_0402_5%

EC_MUTE <29>

C537

26

/SD

28

BEEP

12
14

CP+
CP-

25

BIAS

HP_R
HP_L

2.2U_0805_10V6K
2

1
2

3
4

G1
G2

Left

ACES_88266-02001
CONN@

1
VDD

19

24

C556
1U_0603_10V4Z
2

20
10

2 100K_0402_5%

8
9

SPKL+
SPKL-

R451 1

LOUT+
LOUT-

2
1
2

R447
100K_0402_1%

PVDD
PVDD

ROUT+
ROUT-

/AMP EN

11

INR_A
INL_A

27

R449
43K_0402_1%

VOL_AMP

SPKR+
SPKR-

2 100K_0402_5%

HP_RIGHT_R
39K_0402_5% HP_LEFT_R

1
2

JP8
SPKR+
SPKR-

R450 1

D1
SM05T1G_SOT23-3
@

CVSS

15

VSS

16

GND
PGND
PGND
CGND
GND

2
23
7
13
29

R26
R28

2 0_0603_5%
2 0_0603_5%

1
1

20mil

22
21

HP_RIGHT_C 1
4.7U_0805_6.3V6K R468
HP_LEFT_C
1
4.7U_0805_6.3V6K R469

SPK_L+
SPK_L-

SPK_R+
SPK_R-

1
2
3
4

D3
SM05T1G_SOT23-3
@

1
2

Right

G1
G2

ACES_88266-02001
CONN@

+5VAMP
HP_RIGHT
1
C560
HP_LEFT
1
C561

U36

HPF Fc = 604Hz

<32> HP_RIGHT

AMP_RIGHT_C
1U_0402_6.3V4Z
AMP_LEFT_C
1U_0402_6.3V4Z

560_0402_5%

560_0402_5%

+5VAMP

HVDD

<32> AMP_LEFT

CVDD

AMP_RIGHT_C-1
1
C554
AMP_LEFT_C-1
1
2
1
C563
C555
0.47U_0603_16V4Z
R473
R467

<32> AMP_RIGHT

JP3

2 0_0603_5%
2 0_0603_5%

1
1

20mil

C541
C536
0.1U_0402_16V4Z
2
2
4.7U_0805_10V4Z

C542
0.1U_0402_16V4Z
2

C559
0.47U_0603_16V4Z
1
2

R9
R11

+5VAMP
+3VS

C539
1U_0603_10V4Z

APA2057A_TSSOP28
<BOM Structure>

HP JACK
To GNDA for ESD
20080303

Gain= 10dB

JHP1
8
7
5

<32> HP_PLUG#

4
HPOUT_R
HPOUT_L

2
R477
2
R486

HPOUT_R_1
1
1
56.2_0603_1%
L41
HPOUT_L_1
1
1
56.2_0603_1%
L42

HPOUT_R_2
2
FBM-11-160808-700T_0603
HPOUT_L_2
2
FBM-11-160808-700T_0603
2
C567

20080430
R486R477 75ohm change to 56ohm
for AUDIO D-A HP FSOV

3
6
2
1
C557

1
330P_0402_50V7K

SINGA_2SJ-E351-S03
CONN@

1
330P_0402_50V7K

(HDA Jack)

LINE-IN
JACK
JLINE1

To GNDA for ESD


20080303

LINEIN_PLUG#

<32> LINEIN_PLUG#

<32> LINE_R

R551
L40
1K_0603_1%
FBM-11-160808-700T_0603
LINE_R_1 1
1
2
2

<32> LINE_L

2
R552
1K_0603_1%

LINE_L_1 1
2
L39
FBM-11-160808-700T_06031
C550
220P_0402_50V7K

20080424
R551R552 75ohm change to 1Kohm
for ESD protection

MIC1_L_1

R554
1K_0603_1%

1
2
L36
FBM-11-160808-700T_06031
C531
220P_0402_50V7K

20080424
R551R552 75ohm change to 1Kohm
for ESD protection

3
6
2
1

LINE_L_R

SINGA_2SJ-E351-S03
CONN@

1
C553
220P_0402_50V7K

(HDA Jack)
To GNDA for ESD
20080303
JMIC1
8
7

MIC JACK

MIC1_VREFO_R

R448
2.2K_0402_5%

5
4

1
<32> MIC1_L

<32> MIC1_R

R437
2.2K_0402_5%
R553
L37
1K_0603_1%
FBM-11-160808-700T_0603
1
2 MIC1_R_1 1
2

5
4

LINE_R_R

<32> MIC_PLUG#
MIC1_VREFO_L

8
7

MIC1_R_R

3
6
2
1

MIC1_L_R
1

SINGA_2SJ-E351-S01
CONN@

C538
220P_0402_50V7K

(HDA Jack)

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

33

of

45

+3VALW TO +3V_SB(ICH8M AUX Power)


+3VALW

+5VS

R256
470_0603_5%

C467

S
S
S
G

1
2
3
4

D
D
D
D

C501

AO4466_SO8

C500

R397
470_0603_5%

10U_0805_10V4Z
2
2
1U_0603_10V4Z

SYSON#

<28> SYSON#

Q31A

2
10U_0805_10V4Z

C350

10U_0805_10V4Z
2
2
1U_0603_10V4Z

10U_0805_10V4Z
2
2
10U_0805_10V4Z

8
7
6
5

2
C348

AO4466_SO8

C349

3V_GATE

2
1
R394
200K_0402_5%

SUSP

R260
100K_0402_5%

C493

0.1U_0603_25V7K
2
2N7002DW-T/R7_SOT363-6

+5VALW
2

2N7002DW-T/R7_SOT363-6

SBPWR_EN#

Q39A
SBPWR_EN#

0.1U_0603_25V7K
Q30A
2
2N7002DW-T/R7_SOT363-6

+VSB

SUSP

5
4

<28,29,39,40> SYSON

Q39B
2N7002DW-T/R7_SOT363-6

Q30B
2N7002DW-T/R7_SOT363-6

5VS_GATE

2
1
R258
200K_0402_5%

+VSB

SYSON

C359

1
2
3
4

3 1

R259
100K_0402_5%

U32
S
S
S
G

C360

D
D
D
D

+5VALW

+3V

U23
8
7
6
5

+5VALW TO +5VS
+5VALW

+3VALW TO +3VS

SUSP

<31,41> SUSP

+3VALW

R264
100K_0402_5%

+3VS

Q31B

U20

AO4466_SO8
10U_0805_10V4Z
2
2
10U_0805_10V4Z

<28,29,31> SUSP#

2N7002DW-T/R7_SOT363-6

C337

10U_0805_10V4Z
2
2
1U_0603_10V4Z

C336

R239
470_0603_5%

R262
10K_0402_5%

S
5VS_GATE

S
S
S
G

C341

D
D
D
D

1
2
3
4

1 1

C339

8
7
6
5

2 SUSP
G
Q27
2N7002_SOT23

+5VALW

+1.5V to +1.5VS

R182
100K_0402_5%

+1.5VS

+1.5V
U12

C290

C279

R193
470_0603_5%

10U_0805_10V4Z
2
2
1U_0603_10V4Z

AO4466_SO8

<29,40> SBPWR_EN

10U_0805_10V4Z
2
2
10U_0805_10V4Z

SBPWR_EN#

<22> SBPWR_EN#

1
2
3
4

C293

S
S
S
G

R181
100K_0402_5%

SUSP

2
1
6

SUSP

Q19B
2N7002DW-T/R7_SOT363-6

1.5VS_GATE

2
1
R205
510K_0402_5%

+VSB

2
G
Q11
S
2N7002_SOT23
3

D
D
D
D

C285

8
7
6
5

C295

0.1U_0603_25V7K
2
Q19A
2N7002DW-T/R7_SOT363-6

D
2 SUSP
G
Q7
2N7002_SOT23
@

R208
470_0603_5%
@

1
1

1
D
2 SUSP
G
Q1
2N7002_SOT23

R189
470_0603_5%

D
2 SYSON#
G
Q17
2N7002_SOT23

R139
470_0603_5%
@

D
2 SUSP
G
Q13
2N7002_SOT23

+1.5V

1
1

+1.8V

R33
470_0603_5%

R190
470_0603_5%

+0.9VS

+1.05VS

+1.5VS

2 SYSON#
G
Q20
2N7002_SOT23
@

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

2008/09/20

Deciphered Date

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

SCHEMATICS, MB A4431
Document Number

Rev
D

401590
Sheet

Wednesday, July 30, 2008


E

34

of

45

PL1
SMB3025500YA_2P
1

VIN
2

VIN

VS

DC_IN_S1

PR1
1M_0402_1%
1
2

SINGA_2DC-G756I200

@PR2
@
PR2
10K_0402_5%

2
1
2

PC6
0.1U_0603_25V7K
2
1

PR6
20K_0402_1%

PR5
22K_0402_5%
1
2

PD3
GLZ4.3B_LL34-2
2

PU1A
LM358DT_SO8

PR7
10K_0402_5%

PR197
10K_0402_1%
1
2 1

<21,29,38> ACIN

PC1
1000P_0402_50V7K

PR3
84.5K_0402_1%

PR4
0_0402_5%
1
2

1
PC4
100P_0402_50V8J

PC3
1000P_0402_50V7K

PC2
100P_0402_50V8J

PJP3

2
1

G
G

VIN

DC231000500

PR8
10K_0402_5%
1
2

PC5
1000P_0402_50V7K

RTCVREF

Vin Dectector

Min.
H-->L 16.976V
L-->H 17.430V

PBJ1
2

+RTCBATT
+RTCBATT

Typ
17.525V
17.901V

Max.
17.728V
18.384V

ML1220T13RE
45@

VIN

PJ2
2

+3VALWP

PJ3
1

+3VALW

+1.5VP

JUMP_43X118

+1.5V

JUMP_43X118

PD4
LL4148_LL34-2

N1

+5VALW

+0.9VSP

+0.9VS

JUMP_43X79

PJ6
2

+VSBP

VS
1

PJ7
1

+VSB

+1.8VP

JUMP_43X39

+1.8V

JUMP_43X118

PC8
0.1U_0603_25V7K
PJ8

PR13
22K_0402_1%
1
2

<31> 51ON#

PC7
0.22U_1206_25V7K

PR12
100K_0402_1%

PJ5
1

PR10
68_1206_5%

JUMP_43X118

PR9
68_1206_5%
2

PR11
200_0603_5%
1
2

+5VALWP
PQ1
TP0610K-T1-E3_SOT23-3

CHGRTCP

PJ4

PD5
LL4148_LL34-2
2
1

BATT+

+1.05VSP

PJ17
1

+1.05VS

+1.8VP

JUMP_43X118

+1.8V

JUMP_43X118

PJ16

OUT

IN
GND

PC9
10U_0805_10V4Z

N2

+1.05VS

3.3V

PR16
560_0603_5%
1
2

JUMP_43X118

PC10
1U_0805_25V4Z

PR15
560_0603_5%
1
2

PR14
200_0603_5%

PU2
G920AT24U_SOT89-3

+CHGRTC

+1.05VSP

RTCVREF

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008


D

Sheet

35

of

45

PH1 under CPU botten side :


CPU thermal protection at 90 degree C
Recovery at 70 degree C
VL
VL
VL
2

VMB
SUYIN_200045MR007G193ZR

PR17
100K_0402_1%

PU3A
LM393DG_SO8

LL4148_LL34-2

PR25
100K_0402_1%

PR26
1K_0402_1%

PR23
100K_0402_1%
2
1
VL

1
2

PC15
1000P_0402_50V7K

1
2

+3VALWP

PR22
11.3K_0402_1%

PR24
6.49K_0402_1%
2
1

PC14
0.22U_0603_16V7K

2
1

PR21
100_0402_1%

PD6
O

TM_REF1

PR20
100_0402_1%

PQ2
DTC115EUA_SC70-3

PR19
18K_0402_1%
1
2

PC13
0.01U_0402_25V7K

MAINPWON <20,37>

PR18
100K_0402_1%
1
2

PC11
0.1U_0603_25V7K

PH1
100K_0603_1%_TH11-4H104FT
2

PC12
1000P_0402_50V7K

EC_SMCA
EC_SMDA

BATT+
1

BATT_S1
1

1
2
3
4
5
6
7
8
9

1
2
3
4
5
6
7
GND
GND

PJP2

PL2
SMB3025500YA_2P
1
2

BATT_TEMP <29>

PH2 near main Battery CONN :


BAT. thermal protection at 90 degree C
Recovery at 70 degree C

EC_SMB_CK1 <29>
EC_SMB_DA1 <29>

VL

@ PR27
@PR27
47K_0402_1%

@PR28
@
PR28
47K_0402_1%
1
2

PQ3
TP0610K-T1-E3_SOT23-3

@ PR32
@PR32
15.4K_0402_1%

PU3B
LM393DG_SO8

@ PC18
@PC18
0.22U_0603_16V7K

@PD7
@
PD7
LL4148_LL34-2
2
1

P
O

5
TM_REF1

PR30
@ 13.7K_0402_1%
1
2

1
2

VL

+VSBP

1
PC17
0.1U_0603_25V7K

PR31
22K_0402_1%
1
2

VL

1
PR29
100K_0402_1%

PC16
0.22U_1206_25V7K

@PH2
@
PH2
100K_0603_1%_TH11-4H104FT

B+

VL

PR34
0_0402_5%
2

PQ4
2N7002W-T/R7_SOT323-3

2
G

<37> SPOK

PC19
0.1U_0402_16V7K

PR33
100K_0402_1%

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008


D

Sheet

36

of

45

ISL6237_B+

3
2
1

PHASE2

PHASE1

16

LGATE1

18

DL5

3
2
1

25

4
1

PC32
0.1U_0603_25V7K
LX5

PQ8
AO4712_SO8

DL3

LGATE2

23

FB3
@ PR42
10K_0402_1%

VL

30

OUT2

32

REFIN2

PGND

22

OUT1

10

FB1

11

BYP

SKIP

29

2VREF_ISL6237
1
PC36

20

PR46
100K_0402_1%
1
2

REF

LDOREFIN

13

@ PR44
2

GND

ILIM1

12

ILIM2

31

ILIM2

21

TON
2
1

2VREF_ISL6237 1

0_0402_5%
1

VL

0_0402_5%
2

SPOK <36>
ILM1

PU4
ISL6237IRZ-T_QFN32_5X5

PR53
0_0402_5%

PR48
330K_0402_1%
2
1

PR49
330K_0402_1%

+5VALWP Ipeak=8.444A ; Imax=5.91A


Choke DCRmax=60m ohm, DCRtyp=54m ohm
Rds(on)=18m ohm(max) ; Rds(on)=15m ohm(typical)
Vlimit=(5E-06 * 330K)/10=165mV
Ilimit=165mV/18m ~ 165mV/15m
=9.167A ~ 11A
Iocp=Ilimit+Delta I/2
=10.147A ~ 11.980A
Delta I=1.96A (Freq=400KHz)

2VREF_ISL6237 2

PC38
0.047U_0603_16V7K

NC

EN2

27

1
@ PR55
47K_0402_5%
1
2

PR54
0_0402_5%
2

POK1

PC143
1U_0603_10V6K
1
2

2
2

EN_LDO
EN1

@ PR50
0_0402_5%

PR52
806K_0603_1%

@ PC39
0.047U_0402_16V7K

PQ35
TP0610K-T1-E3_SOT23-3

28

14

2
PR51
0_0402_5%
2

PC37
0.22U_0603_25V7K

VL

<20,36> MAINPWON

POK2

PD12
1SS355_SOD323-2

NC

PR47
200K_0402_5%
1
2

+ PC35
C
150U_D2E_6.3VM_R18

FB5

PR45
1
PD8
GLZ5.1B_LL34-2
1
2

0.22U_0603_10V7K

+3.3VALWP Ipeak=8.444A ; Imax=5.91A


Choke DCRmax=60m ohm, DCRtyp=54m ohm
Rds(on)=18m ohm(max) ; Rds(on)=15m ohm(typical)
Vlimit=(5E-06 * 330K)/10=165mV
Ilimit=165mV/18m ~ 165mV/15m
=9.167A ~ 11A
VS
Iocp=Ilimit+Delta I/2
=10.134A ~ 11.967A
Delta I=1.934A (Freq=300KHz)

PR41
61.9K_0402_1%
2

DH5
PR40 0_0603_5%
BST5A 2
1

17

PR43
10K_0402_1%
1
2

15

BOOT1

PR39
4.7_1206_5%
2
1

UGATE1

PC29
1U_0603_10V6K
1
2

PL4
10UH_1164AY-100M=P3_4.7A_20%
2
1

PC34
680P_0402_50V7K
2
1

19

PC31
0.1U_0603_25V7K
LX3

PC25
2200P_0402_50V7K
2
1

PC28
4.7U_0805_6.3V6K
2
1

PVCC

5
6
7
8

BOOT2

+5VALWP

UGATE2

24

LDO

26

VCC

VIN

DH3
BST3A

PQ6
AO4466_SO8
4

PC24
4.7U_1206_25V6K
2
1

VL

PC27
1U_0603_10V6K
1
2

2
1
TP

1
2
3

PC33
680P_0402_50V7K

PR37
2
1
0_0603_5%

PQ7
AO4712_SO8

PR38
0_0402_5%

33
8
7
6
5

1
PR36
4.7_1206_5%

2
1

PC26
0.1U_0603_25V7K

PL3
10UH_1164AY-100M=P3_4.7A_20%
1
2

+3VALWP

PC23
4.7U_1206_25V6K
2
1

5
6
7
8
8
7
6
5
PQ5
AO4466_SO8
4

1
2
3

PC21
4.7U_1206_25V6K
2
1

PC20
4.7U_1206_25V6K
2
1

PR35
0_0805_5%
1
2
PC22
2200P_0402_50V7K
2
1

PJ10
JUMP_43X118
2 2
1 1

PC30
330U_D2E_6.3VM_R25

ISL6237_B+

B+

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

SCHEMATICS, MB A4431

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

37

of

45

B+

LX_CHG
PD10
2

PC56
0.47U_0603_16V7K
1
2
7

2
PR67
340K_0402_1%

ACOP

OVPSET

AGND

PC54
1U_0603_10V6K

PC60
1U_0603_10V6K

DL_CHG

LODRV

23

PGND

22

LEARN

21

VREF

11

VDAC

2
2

CELLS

20

CELLS

SE_CHG+

18

SE_CHG-

BAT

17

TP

29

VADJ
2

13

ACGOOD

14

BATDRV

Icharge Setting

ICHG setting

PR71
17.4K_0402_1%
2
1

IREF=0.7748*Icharge

2
1
3

2
G

24751_VREF

PC144
1000P_0402_50V7K

PR81
100K_0402_1%
1

PR84
221K_0402_1%
2
1

CHGEN#

PQ18
2N7002W-T/R7_SOT323-3

2
G

<29> FSTCHG

@ PQ16
2N7002W-T/R7_SOT323-3

D
PQ19
2N7002W-T/R7_SOT323-3

VADJ

@PR177
@
PR177
4.3K_0402_5%

2
G

<29> CALIBRATE#

ACIN <21,29,35>
1

1
1

@ PR75
@PR75
100K_0402_1%

PR80
0_0402_5%
1

ACGOOD#

LI-4S :18.0V----BATT-OVP=2.001V REGN


BATT-OVP=0.1112*VMB
LI-3S :13.5V----BATT-OVP=1.5012V
PR82
100K_0402_1%
BATT-OVP=0.1112*VMB
Per cell=3.5V

1
2

PC66
0.01U_0402_25V7K

ACSET

PR70

2
1

PR79
105K_0402_1%

PQ17
SI2301BDS-T1-E3_SOT23-3

PR76
499K_0402_1%
2

24751_VREF

100K_0402_1%

@PR176
@
PR176
0_0402_5%
1

PR78
887K_0402_1%

1
PC64
100P_0402_50V8J

PR74
340K_0402_1%

8
P

24751_VREF
RTCVREF

IREF <29>

@PC63
@PC63
0.01U_0402_25V7K

ADP_I <29>

PC65
0.01U_0402_25V7K

15

PR73
100K_0402_1%

VS

SRSET
PR72
10_0603_5%
1
2

BQ24751ARHDR_QFN28_5X5

VMB

PQ40
SSM3K7002F_SC59-3

16

PQ39
SSM3K7002F_SC59-3

PU1B
LM358DT_SO8
7 0

SRSET

For 2200mA, Icharge=0.8C=0.8*2*2.2=3.52A


For 2400mA, Icharge=0.8C=0.8*2.4*2=3.84A
Icharge=(Vsrset/Vdac)*(0.1/PR62)
IREF=((100k/(100K+17.4K))/3.3)*(0.1/0.02)=Icharge

2
G

PC61
0.1U_0603_25V7K

PR83
64.9K_0402_1%
24751_VREF 1
2

19

<29> BATT_OVP

PR77
10K_0402_1%
1
2

SRP
SRN

IADAPT

2
G

PR195
340K_0402_1%
2
1

Fsw : 300KHz

@PC59
@PC59
0.1U_0603_25V7K

1
2

/BATDRV
PQ15_GATE

PR196
200K_0402_1%
2
1
1

0.1U_0402_16V7K
PC168
ACOFF 1

Input UVP : 17.26V

PC58
0.1U_0603_25V7K

24751_VREF

Input OVP : 22.3V

12

ACGOOD#

PR194
100K_0402_1%
2
1

CP POINT=(1.436V/3.3V)*(0.1/0.015)=2.901A

VADJ
ACSET

Vacset=3.3*(50K/(50K+64.9K))=1.436V

ACOFF <29>

PC62
0.1U_0603_25V7K

24751_VREF

BATT+

PC57
0.1U_0402_16V7K
1
2

PQ15_GATE

CP point=Iadapter*85%

PR85
100K_0402_1%

24751_VREF 10

100K_0402_1%

CP Point=(Vacset/Vvdac)*(0.1/PR56)=4.04A

PQ15

PR69

65W adapter R=(100K*100K)/(100K+100K)=50K

24751_VREF
SI2301BDS-T1-E3_SOT23-3

90W adapter
Vacset=3.3*(100K/(64.9K+100K))=2.001V

PQ13
AO4466_SO8

PR68
54.9K_0402_1%

Cells selector

CP Point Setting

24

OVPSET

PQ14
2N7002W-T/R7_SOT323-3
2
3S/4S# <29>
G

ACSET

@ PR66
@PR66
0_0402_5%
1
2

1
1

REGN

CELLS

ACSET

PR64
@ 4.7_1206_5%
2

PR63
54.9K_0402_1%

4 Cell

3 Cell

VREF

PR65
47K_0402_1%

GND

CELLS

PC51
LL4148_LL34-2
0.1U_0603_25V7K

REGN

Place close to back to back MOS

PR62
0.02_2512_1%

PL5
10UH_PCMB104T-100MS_6A_20%
1
2

25

PH

ACDRV
ACDET

4
5

ACDRV

PC53
10U_1206_25V6M

DH_CHG

3
2
1

26

5
6
7
8

HIDRV

ACN
ACP

2
3

@ PC55
680P_0402_50V7K

ACN
ACP

/BATDRV

PQ11
AO4466_SO8

PQ12
AO4407A_SO8

PC52
10U_1206_25V6M

PR61
0_0603_5%
1
2

PR57
100K_0402_1%
2

BTST

27

PC44
2200P_0402_25V7K

BTST

PC48
0.1U_0805_25V7K
1
2

PC43
4.7U_1206_25V6K

2
PVCC

28

PC40
0.01U_0402_25V7K

3
2
1

@PC49
@PC49
0.1U_0603_25V7K

ACDET

24751_VREF

CHG_B+

PC42
4.7U_1206_25V6K

CHGEN

PC50
2.2U_0805_25V6K

PVCC

PU5
1

PC47
0.1U_0603_25V7K

JUMP_43X118
CHGEN#

5
6
7
8

5
6
7
8

2
2

PR60
340K_0402_1%

1
2

PJ11
1

PC46
0.1U_0402_16V7K
1
2

PR174
3.3_1210_5%

8
7
6
5

PR58
3.3_1210_5%

1
2
3

PR56
0.015_2512_1%

1
2
3

PR59
100K_0402_1%

8
7
6
5

PC45
0.01U_0402_25V7K

VIN

PQ10
AO4407A_SO8

3
2
1

PQ9
AO4407A_SO8

1
2
G
PQ20
2N7002W-T/R7_SOT323-3

Charger ADJ

<29> 65W/90W#

PR86
100K_0402_1%

CP setting

Calibrate#

PR78

PR84

4.0V

4.1V

887K

221K

4.2V

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev
D

401590

Date:

SCHEMATICS, MB A4431

Wednesday, July 30, 2008


D

Sheet

38

of

45

2
1

PR92
18.2K_0402_1%

FB1

GND_T

29

PGOOD2

28

PR98
3.3K_0402_5%
2
1

2
VIN2

3
VCC2

4
VCC1

5
VIN1

ISL6228_B+

PR97
22.6K_0402_1%

OCSET_1.05V

10

OCSET1

1.05V_EN

11

EN1

FB2

26

OCSET2

25

EN2

24

PHASE2

23

6228_1.8VO2

Vref=0.6V
OCSET_1.8V

PR105
10K_0402_1%

1
5
6
7
8

PL7
1UH_MSCDRI-104R-1R0N-F_11A_30%
1
2

D
D
D
D

PR108
4.7_1206_5%

<BOM Structure>

PC88
330U_4V_M

PC89
680P_0402_50V7K

S
S
S

+5VALW

+1.8VP

PC86
1U_0402_6.3V6K

3
2
1

2
1

PC79
4.7U_1206_25V6K

BOOT2

LX_1.8V

PQ24
FDS6670AS_NL_SO8
LG_1.05V

LG_1.8V

DCR 6m ohm(max)

Cout ESR=15m ohm

Vo=0.6*((PR87+PR83)/PR83)=1.8V
1.8VP Ipeak=11.93A, Imax=8.351A
Csen=L/(Rocset*DCR)=1uF/(Rocset*6m ohm)=0.022uF
=>Rocset=7.575K, Choose 10K because of thermal factor
Iocp=(Rocset*10uA)/DCR=(10K*10uA)/(0.006*1.3)=12.82A

PR110
0_0402_5%
2
1

1.05V_EN

<31> VS_ON

PC82
0.022U_0402_16V7K
1
2

UG_1.8V

22

PR109
PC87
0_0603_5% 0.1U_0402_16V7K
BST_1.8V 1
2
1
2

+5VALW
PC85
1U_0402_6.3V6K

21

PVCC2
20

LGATE2
19

PGND2
18

17

Cout ESR=15m ohm

PGND1

UGATE2
LGATE1

BOOT1

PC84
0.1U_0402_16V7K

+1.05VSP
OCP Seting is same as ICL50
Vo=Vref*((PR80+PR82)/PR80)
Ipeak=14.02A, Imax=9.81A
Iocp=14.02*1.2=16.824A
Csen=L/(Rocset*DCR)
0.015U=1U/(Rocset*6m) Rocset=11.111K~11.8K
Iocp=(Rocset*10uA)/DCR
Iocp=(11K*10uA)/(6m ohm*1.3) =15.1A

PQ23
AO4466_SO8

15

DCR 6m ohm(max)

UGATE1

16

1
2
3

PR106
0_0603_5%
1 2
1BST_1.05V
14

PVCC1

S
S
S

1
2

@PC83
@
PC83
680P_0402_50V7K

UG_1.05V 13

1
2
3
8
7
6
5

PQ22
FDS6670AS_NL_SO8

PC80
330U_D2E_2.5VM

D
D
D
D

@PR104
@
PR104
4.7_1206_5%

SYSON <28,29,34,40> ISL6228_B+

@ PC78
@PC78
0.01U_0402_25V7K
1
2

PHASE1

12

PR103
0_0402_5%
1
2

ISL6228HRTZ-T_QFN28_4X4
LX_1.05V

PC81
4.7U_1206_25V6K

PU6

PL6
1UH_MSCDRI-104R-1R0N-F_11A_30%
2

VO2

FB_1.8V

PR100
10K_0402_1%
1
2

5
6
7
8

FB_1.8V-1

27

3
2
1

8
7
6
5

VO1

PQ21
AO4466_SO8

+1.05VSP

PR101
11.8K_0402_1%

PC77
4.7U_1206_25V6K

1
2

PC75
0.015U_0402_16V7K
1
2

PC76
4.7U_1206_25V6K
2
1

ISL6228_B+

PC74
1000P_0402_50V7K
1
2

PR99
45.3K_0402_1%
1
2

6228_1.05VO1

PR96
11.8K_0402_1%
1
2

PGOOD1

FB_1.05V-1

PC69
0.1U_0603_25V7K

PC73
1000P_0402_50V7K
2
1

PR91
22K_0402_1%
2
1

PC71
1000P_0402_50V7K

PR94
60.4K_0402_1%

PR95
46.4K_0402_1%
2
1

FB_1.05V

PR93
3.3K_0402_5%
1
2

PR90
10_0603_1%
2
1

PC72
1000P_0402_50V7K
2
1

PR89
10_0603_1%
2
1

ISL6228_B+

+5VALW

FSET2

ISL6228_B+

B+

FSET1

PJ12
JUMP_43X118
2 2
1 1

PR88
2.2_0603_1%
1
2

PC70
0.1U_0603_25V7K

PC68
1U_0402_6.3V6K

PR87
2.2_0603_1%
2
1

+5VALW

PC67
1U_0402_6.3V6K

@ PC90
@PC90
0.01U_0402_25V7K

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008


D

Sheet

39

of

45

@PR178
@
PR178
0_0402_5%
1
2

51117_B+

PQ26

1
2
3
4

D2
D2
G1
S1

PGOOD

14

LX_1..5V

TRIP

11

V5DRV

10

DRVL

PJ13
JUMP_43X118
2 2
1 1

PL8
2.2UH_MSCDRI-74A-2R2M-E_6.5A_20%
1
2

B+

+1.5VP

1
+

+5VALW

PC95
330U_D2E_2.5VM

2
DL_1.5V

DL_1.5V

TPS51117RGYR_QFN14_3.5x3.5

DH_1..5V

12

VFB

13

LL

VFB=0.75V

DRVH

V5FILT

PGND

VBST

15
TP

1
EN_PSV

VOUT

BST_1..5V

PC98
1U_0603_10V6K

G2
S2/D1
S2/D1
S2/D1

PR113
PC93
0_0603_1%
0.1U_0603_25V7K
1
2BST_1..5V-1 1
2

PR115
17.8K_0402_1%

@ PC96
@PC96
47P_0402_50V8J
1
2

TON

PR114
300_0402_5%
1
2

GND

PU7
@PC94
@PC94
0.1U_0402_16V7K

+5VALW

8
7
6
5

AO4932_SO8

<28,29,34,39> SYSON

PR111
300K_0402_5%
1
2

PR112
0_0402_5%
1
2

<29,34> SBPWR_EN

PC91
4.7U_1206_25V6K

PC97
4.7U_0805_10V6K

PR116
10K_0402_1%
1
2

PR117
10K_0402_1%

VFB=0.75V
Vo=VFB*(1+PR87/PR88)=0.75*(1+10K/10K)=1.5V
Ton=19*e-12*143000(((2/3)*Vo+100mV)/19)+50ns
=2.645e-7 us
=>Vo/Vin=D=Ton/Ts =>Ts=3.35us
Fsw=298KHz
B

Cout ESR=15m ohm


Ipeak=4.71A, Imax=3.297A, Iocp=5.652A
Delta I=((19-1.5)*(1.5/19))/(L*Fsw)=2.107A
=>1/2DeltaI=1.053A
Vtrip=Rtrip*10uA=17.8K*10uA=0.178V
Iocpmin=Vtrip/Rdsonmax*1.2+1.053A
=0.178/(0.027*1.2)+1.053=5.493A+1.053A=6.546A
Iocpmax=(0.178/(0.021*1.1))+1.053A=7.705A+1.053A
=8.758A
Iocp=6.546A~8.758A

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

40

of

45

PJ14
JUMP_43X79

+1.8V

VIN

GND

VCNTL

NC

NC

NC

GND

+3VALW
C

REFEN

VOUT

PR118
1K_0402_1%

PC99
4.7U_0805_6.3V6K

PU8

PC100
1U_0603_6.3V6M

2
2

PC103
0.1U_0402_16V7K

+0.9VSP
1

PR120
1K_0402_1%

PC101
0.1U_0402_16V7K
2
1

PQ27
2N7002W-T/R7_SOT323-3
2
G

PR119
0_0402_5%
1
2

<31,34> SUSP

RT9173DPSP_SO8

PC104
10U_0805_6.3V6M

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

41

of

45

+5VS
B+

CPU_B+

PL9
FBMA-L18-453215-900LMA90T_1812
2
1

PVCC

31

LGATE2

30

PGND2

29

VR_TT#

NTC

24

23

VDD
22

21

VIN
20

19

VO
18

DFB
17

PQ33
AO4456_SO8

PQ34
AO4456_SO8

PR163
255_0402_1%
1
2

1
1

PR172 1K_0402_1%

PC123
10U_1206_25V6M
2
1

VSUM

PC171
1000P_0402_50V7K

PC169
470P_0402_50V7K
2
1
1

PR156
1_0402_5%
@ PR159
@PR159
0_0603_5%
1
2
1

PC132
0.22U_0603_10V7K
VCC_PRM

CPU_B+

ISEN2

1
PR168
2.61K_0402_1%

PR173 4.42K_0402_1%

2
PH3
10KB_0603_5%_ERTJ1VR103J
1

PC139 180P_0402_50V8J
1
2

2
PR170
20_0402_5%

PL11
0.45UH_MPC1040LR45_27A_20%~D

VSUM
PC138
0.01U_0603_50V7K

PR171
11K_0402_1%
2
1

PR169
0_0402_5%
1
2

<5> VSSSENSE

@PC137
@PC137
0.022U_0603_50V7K

820P_0402_50V7K
2

PC136
1

PC135
0.1U_0603_25V7K

+CPU_CORE

PR167
20_0402_5%
1
2

<5> VCCSENSE

3
2
1

PC134 1000P_0402_50V7K
1
2

1
2
PR165
1K_0402_1%
PR166
0_0402_5%
1
2

+5VS

PC131
1U_0402_6.3V4Z

PR164
10_0603_5%
1
2

3
2
1

220P_0402_50V7K
1
2

ISEN1
ISEN2
2
1_0603_5%

PC133

1
PR158

PR160 97.6K_0402_1% PC130 470P_0402_50V7K


1
2
2
1

1
2
@ PR161
0_0402_5%
PR162
1K_0402_1%
2
1

PC128 1000P_0402_50V7K

PR157
3.65K_0805_1%
2
1

BOOT_CPU2
1
2
1
2
PR152
2.2_0603_1%
PC127
0.22U_0603_10V7K

PC122
10U_1206_25V6M
2
1

25

PC129
PR154
680P_0402_50V7K
6.8_1206_5%
2
1 2
1

NC

CPU_B+

3
2
1

FB2

5
6
7
8

12

5
6
7
8

26

ISEN1

BOOT2
ISEN2

FB
GND

UGATE_CPU2-1

11

VSUM

PHASE_CPU2

27

DROOP

28

UGATE2

RTN

PHASE2

COMP

16

PQ32
SI7686DP-T1-E3_SO8
4

VW

15

1
2
1000P_0402_50V7K
PR153 6.81K_0402_1%
1
2

LGATE_CPU2

10

13K_0402_1%
1
2

13

PC126

OCSET

VSEN

PR151

SOFT

14

PC125
0.022U_0603_25V7K
1
2

PU10
ISL6262ACRZ-T_QFN48_7X7

VDIFF

VCC_PRM

ISEN1
0.22U_0603_10V7K

LGATE_CPU1
5

VR_TT#

1_0402_5%
PR145

LGATE1

32

PHASE_CPU1

@PR146
@
PR146
0_0603_5%
1
2
PC121
1
2

VSUM

33

PL10
0.45UH_MPC1040LR45_27A_20%~D

34

PGND1

+CPU_CORE

PC170
470P_0402_50V7K
2
1

PHASE1

RBIAS

PR144
10K_0402_1%
2
1

PMON

PQ31
AO4456_SO8

4
4
PQ30
AO4456_SO8

PC124
2200P_0402_50V7K
2
1

35

PR155
10K_0402_1%
2
1

36

PR143
3.65K_0805_1%
2
1

PR142
6.8_1206_5%
1 2
1

BOOT1
UGATE1

3
2
1

5
6
7
8

37

38

5
6
7
8

PR138
PC119
2.2_0603_1%
0.22U_0603_10V7K
1
2 1
2

UGATE_CPU1

VID0

40

41

42

45

46

39

VID1

VID2

VID3

VID4

DPRSTP#

PSI#

DPRSLPVR

48

PGOOD

47

49

PC113
10U_1206_25V6M
2
1

1
2

BOOT_CPU1

PC120
680P_0402_50V7K

PR149
147K_0402_1%
2

PQ29
SI7686DP-T1-E3_SO8

3
2
1

0_0402_5%

PC110
2.2U_0603_6.3V6K

3
2
1

@PR148
PR148
1@

<29> PGD_IN

20_0402_5%

CLK_EN#

PR147
1

<5> PSI#

3V3

1
<8,16,21> VGATE

GND

PR140
1.91K_0402_1%
2
1

PC118
1U_0603_6.3V6M
2
1

+3VS

PR139
499_0402_1%

PC112
10U_1206_25V6M
2
1

1
0_0402_5%
2

VID5

PR134
1

2
1
PR129 0_0402_5%
2
1
PR135 0_0402_5%
2
1
PR136 0_0402_5%
2
1
PR137 0_0402_5%
2
1
PR130 0_0402_5%
2
1
PR131 0_0402_5%
2
1
PR132 0_0402_5%
2
1
PR133 0_0402_5%

<16> CLK_ENABLE#

PC109
0.022U_0402_16V7K

CPU_VID0 <5>

0_0402_5%
2

43

PR128
1

CPU_VID1 <5>

VID6

<5,8,20> H_DPRSTP#

CPU_VID2 <5>

0_0402_5%
2

PR127
1

44

<8,21> PM_DPRSLPVR

+3VS

CPU_VID3 <5>

VR_ON

PR126
499_0402_1%
1
2

PC114
2200P_0402_50V7K
2
1

CPU_VID4 <5>
<29,31> VR_ON

PR125
1_0603_5%

CPU_VID5 <5>

CPU_VID6 <5>

VCC_PRM
PC140
0.1U_0402_16V7K
1
2

PC141

1
0.22U_0402_6.3V6K
A

2
PC142
0.22U_0603_10V7K

2007/09/20

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

42

of

45

Version change list (P.I.R. List)


Item
D

ISL6237 can't shutdown while battery


only.

Reason for change


ISL6237 can't shutdown while battery
only.
Because we can cost down and B+ has another one.

Rev.

PG#

0.1

41

0.2

39

Modify List

Date

Add PQ35 SB906100210 TP0610K.

Phase

20071031

EVT

Delete PD1 SCSB540C080 (S SCH DIO B540C-13-F SMC)

20071115

DVT

Delete PD1

Change PQ9,PQ10,PQ12 to AO4407A

Change PQ9,PQ10,PQ12 to AO4407A

0.2

38

Change PQ9,PQ10,PQ12 to AO4407A

20080509

DVT

Fixed ACIN signal level

Fixed ACIN signal level

0.3

37

PD2 change to PR197 10K 0402 %1

20080509

DVT

Fixed ACIN signal level

Fixed ACIN signal level

0.3

37

PR2 unpop

20080509

DVT

Fixed ACIN signal level

Fixed ACIN signal level

0.3

37

PR4 change to 0 0402

20080509

DVT

Change PR65

Cells voltage must over 2.5V

0.4

38

PR65 change to 47K 0402

20080613

PVT

Node of PR70 is changed

Node of PR70 is changed

0.5

38

20080620

PVT

20080620

PVT

Fixed Issue

Page 1 of 2
for PWR

%5
%1

Node of PR70_100K_0402_1% change from VREF


to RTCVREF
Add PC89:680P_0402_50V7K

Add PC89,PR108

for EMI solution

0.6

39

10

Add PC169,PC170 on CPUB+

for EMI solution

0.6

42

Add PC169,PC170(470P_0402_50V7K) on CPUB+

20080620

PVT

11

Add PC171 on B+

for EMI solution

0.6

42

Add PC171(1000P_0402_50V7K) on B+

20080620

PVT

12

Change PR138 ,PR152

for EMI solution

0.6

42

PR138 ,PR152 change to 2.2_0603_1%

20080620

PVT

13

Change PR95

pull up the output voltage from 1.05v to 1.06 v

0.7

39

Change PR95 from 45.3K_0402_1% to 46.4K_0402_1%

20080623

PVT

14

Change PR17,PR18,PR19,PR22

Thermal protection 90oC & Recovery at 70oC

0.8

36

20080701

PVT

PR108:4.7_1206_5%

Change PR17 and PR18 to 100K_0402_1%


Change PR19 to 18K_0402_1% and PR22 to 11.3K_0402_1%

15

16
17
18
19
20
21
22
A

23

Issued Date

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

43

of

45

A --> B Change List

B --> C Change List

C --> Pre MP Change List

4/24
<Page 22>
-R57R133 10ohm change to 100ohm
-C135C204 0.1u change to 1u
for ICH9 USB1.1 issue
<Page 33>
-R551R552R553R554 75ohm change to 1K
for Audio ESD protection

6/25
<Page 16>
-C301C296 33p change to 27p
for RTC issue

7/14
<Page 16>
-U31 SA00002Q830(QU37) change SA00002Q810(QU56)

7/28
-update Power SCH
D

4/30
-Update Power SCH
<Page 4>
-Add R27C427
for +5VS drop issue
-R541 pull high 3.3V
<Page 33>
-R486R477 75ohm change to 56.2ohm
for AUDIO D-A HP FSOV
5/2
-Bluetooth USBP5P/5N change to USBP7P/7N

5/5
-Modify LED test value
-Add 51@NC@GL@

5/6
-Update Power SCH
<Page 25>
-R290 change to L47(SM010014520)
for EMI
5/7
-add BT@GM@

Compal Electronics, Inc.

Compal Secret Data

Security Classification
2007/09/20

Issued Date

Deciphered Date

2008/09/20

Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

SCHEMATICS, MB A4431
Rev
D

401590

Date:

Wednesday, July 30, 2008

Sheet
1

44

of

45

ZZZ

PCB KAWE0 LA-4431P LS-4391P/4392P/4393P

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
B

Compal Electronics, Inc.

Title
SCHEMATICS, MB A4431
Size
A
Date:
5

Document Number
401590
Wednesday, July 30, 2008
2

Rev
D
Sheet

45

of
1

45

Vous aimerez peut-être aussi