Académique Documents
Professionnel Documents
Culture Documents
ICS95VLP857
2.5V Low Power Wide Range Frequency Clock Driver (45MHz - 233MHz)
Recommended Application: DDR Memory Modules / Zero Delay Board Fan Out Provides complete DDR registered DIMM solution with ICSSSTVF16857, ICSSSTVF16859 or ICSSSTV32852 Product Description/Features: Lower power version than 95VLP857 Low skew, low jitter PLL clock driver 1 to 10 differential clock distribution (SSTL_2) Feedback pins for input to output synchronization PD# for power management Spread Spectrum-tolerant inputs Auto PD when input signal removed Specifications: Meets PC3200 Class A+ specification for DDR-I 400 support Covers all DDRI speed grades Switching Characteristics: CYCLE - CYCLE jitter: <50ps OUTPUT - OUTPUT skew: <40ps Period jitter: 30ps
Pin Configuration
GND CLKC0 CLKT0 VDD CLKT1 CLKC1 GND GND CLKC2 CLKT2 VDD VDD CLK_INT CLK_INC VDD AVDD AGND GND CLKC3 CLKT3 VDD CLKT4 CLKC4 GND 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 GND CLKC5 CLKT5 VDD CLKT6 CLKC6 GND GND CLKC7 CLKT7 VDD PD# FB_INT FB_INC VDD FB_OUTC FB_OUTT GND CLKC8 CLKT8 VDD CLKT9 CLKC9 GND
48-Pin TSSOP/TVSOP
6.10 mm Body, 0.50 mm Pitch = TSSOP 4.40 mm Body, 0.40 mm Pitch = TVSOP
Functionality
INPUTS AVDD PD# GND GND 2.5V (nom) 2.5V (nom) 2.5V (nom) 2.5V (nom) 2.5V (nom) H H L L H H X CLK_INT L H L H L H <20MHz)(1) OUTPUTS PLL State CLK_INC CLKT CLKC FB_OUTT FB_OUTC H L H L H L L H Z Z L H Z H L Z Z H L Z L H Z Z L H Z H L Z Z H L Z Bypassed/off Bypassed/off off off
Block Diagram
FB_OUTT FB_OUTC CLKT0 CLKC0 CLKT1 CLKC1
ICS95VLP857
on on off
CLKT5 CLKC5
PLL
0956B08/03/04
ICS95VLP857
Pin Configuration
1 A B C D E F G H J K 2 3 4 5 6
56-Ball BGA
Top View
A B C D E F G H J K 1 CLKT0 CLKC1 GND CLKT2 VDD CLK_INT VDD AGND CLKC3 CLKT4 2 CLKC0 CLKT1 GND CLKC2 VDD CLK_INC AVDD GND CLKT3 CLKC4 3 GND VDD NC NC NB NB NC NC VDD GND 4 GND VDD NC NC NB NB NC NC VDD GND 5 6 CLKC5 CLKT5 CLKT6 CLKC6 GND GND CLKC7 CLKT7 VDD PD# FB_INC FB_INT FB_OUTC VDD GND FB_OUTT CLKT8 CLKC8 CLKC9 CLKT9
40
GND CLKC2 CLKT2 VDD CLK_INT CLK_INC VDD AVDD AGND GND
CLKC1 CLKT1 VDD CLKT0 CLKC0 CLKC5 CLKT5 VDD CLKT6 CLKC6
31
30
ICS95VLP857
10
21 11 20
CLKC7 CLKT7 VDD PD# FB_INT FB_INC VDD VDD FB_OUTC FB_OUTT
0956B08/03/04
CLKC3 CLKT3 VDD CLKT4 CLKC4 CLKC9 CLKT9 VDD CLKT8 CLKC8
40-Pin MLF
ICS95VLP857
Pin Descriptions
PIN NAME VDD GND AVDD AGND CLKT(9:0) CLKC(9:0) CLK_INC CLK_INT FB_OUTC TYPE PWR PWR PWR PWR OUT OUT IN IN OUT Power supply, 2.5V Ground Analog power supply, 2.5V A n a l o g gr o u n d "Tr ue" Clock of differential pair outputs "Complementar y" clocks of differential pair outputs "Complementar y" reference clock input "True" reference clock input "Complementar y" Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INC "True" " Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INT "True" Feedback input, provides feedback signal to the internal PLL for synchronization with CLK_INT to eliminate phase error "Complementar y" Feedback input, provides signal to the internal PLL for synchronization with CLK_INC to eliminate phase error Power Down. LVCMOS input DESCRIPTION
OUT IN IN IN
This PLL Clock Buffer is designed for a VDD of 2.5V, an AVDD of 2.5V and differential data input and output levels. The ICS95VLP857 is a zero delay buffer that distributes a differential clock input pair (CLK_INC, CLK_INT) to ten differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock output (FB_OUT, FB_OUTC). The clock outputs are controlled by the input clocks (CLK_INC, CLK_INT), the feedback clocks (FB_INT, FB_INC), the 2.5-V LVCMOS input (PD#) and the Analog Power input (AVDD). When input (PD#) is low while power is applied, the receivers are disabled, the PLL is turned off and the differential clock outputs are tri-stated. When AVDD is grounded, the PLL is turned off and bypassed for test purposes. When the input frequency is less than the operating frequency of the PLL, appproximately 20MHz, the device will enter a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers, will detect the low frequency condition and perform the same low power features as when the (PD#) input is low. When the input frequency increases to greater than approximately 20 MHz, the PLL will be turned back on, the inputs and outputs will be enabled and PLL will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input clock pair (CLK_INC, CLK_INT). The PLL to the ICS95VLP857 clock driver uses the input clocks (CLK_INC, CLK_INT) and the feedback clocks (FB_INT, FB_INC) provide high-performance, low-skew, low-jitter, output differential clocks (CLKT[0:9], CLKC[0:9]). The ICS95VLP857 is also able to track Spread Spectrum Clock (SSC) for reduced EMI. The ICS95VLP857 is characterized for operation from 0C to 85C, and will meet JEDEC Standard 82-1 and 82-1A Class A+ for registered DDR clock drivers.
0956B08/03/04
ICS95VLP857
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.
VOH
VOL
CIN COUT
0956B08/03/04
ICS95VLP857
Notes: 1. Unused inputs must be held high or low to prevent them from floating. 2. DC input signal voltage specifies the allowable DC execution of differential input. 3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP] required for switching, where VT is the true input level and VCP is the complementary input level. 4. Differential cross-point voltage is expected to track variations of VDD and is the voltage at which the differential signal must be crossing.
0956B08/03/04
ICS95VLP857
Timing Requirements
TA = 0 - 85C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated) CONDITIONS PARAMETER SYMBOL MIN MAX Max clock frequency Application Frequency Range Input clock duty cycle CLK stabilization freqop freqApp dtin TSTAB 2.5V+0.2V @ 25 C 2.5V+0.2V @ 25oC
o
45 95 40
233 220 60 15
100MHz to 200MHz Cycle to Cycle Jitter1 Static Phase Offset 0 t(static phase offset)4 Output to Output Skew Tskew Notes: 1. Refers to transition on noninverting output in PLL bypass mode. 2. While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formula: duty cycle=twH/tc, where the cycle (tc) decreases as the frequency goes up. 3. Switching characteristics guaranteed for application frequency range. 4. Static phase offset shifted by design.
0956B08/03/04
ICS95VLP857
R = 60
R = 60 VDD/2 V(CLKC) ICS95VLP857 GND Figure 1. IBIS Model Output Load VDD/2 ICS95VLP857 Z = 60 C = 14 pF -V DD/2 R = 10 Z = 50 R = 50 V(TT) Z = 60 R = 10 Z = 50 R = 50 V(TT) SCOPE
C = 14 pF -VDD/2 -VDD/2 NOTE: V(TT) = GND Figure 2. Output Load Test Circuit
YX, FB_OUTC YX, FB_OUTT tc(n) tc(n+1) tjit(cc) = tc(n) tc(n+1) Figure 3. Cycle-to-Cycle Jitter
0956B08/03/04
ICS95VLP857
FB_INC FB_INT
t( ) n
t ( ) n+1
YX # YX
YX, FB_OUTC YX, FB_OUTT YX, FB_OUTC YX, FB_OUTT 1 fO t(jit_per) = tC(n) - 1 fO Figure 6. Period Jitter
0956B08/03/04
ICS95VLP857
80%
20%
0956B08/03/04
ICS95VLP857
INDEX AREA
E1
1 2 D
In Millimeters In Inches SYMBOL COMMON DIMENSIONS COMMON DIMENSIONS MIN MAX MIN MAX A -1.20 -.047 A1 0.05 0.15 .002 .006 A2 0.80 1.05 .032 .041 b 0.17 0.27 .007 .011 c 0.09 0.20 .0035 .008 D SEE VARIATIONS SEE VARIATIONS E 8.10 BASIC 0.319 BASIC E1 6.00 6.20 .236 .244 e 0.50 BASIC 0.020 BASIC L 0.45 0.75 .018 .030 N SEE VARIATIONS SEE VARIATIONS a 0 8 0 8 aaa -0.10 -.004 VARIATIONS
A2 A1
-Ce
b SEATING PLANE
N 48
10-0039
aaa C
6.10 mm. Body, 0.50 mm. pitch TSSOP (0.020 mil) (240 mil)
Ordering Information
ICS XXXX y G LF- T
Designation for tape and reel packaging Lead Free (Optional) Package Type G = TSSOP Revision Designator (will not correlate with datasheet revision) Device Type Prefix ICS = Standard Device
Example:
ICS95VLP857AGLF-T, ICS95VLP857AG-130LF-T
0956B08/03/04
10
ICS95VLP857
INDEX AREA
E1
1 2 D
In Millimeters In Inches SYMBOL COMMON DIMENSIONS COMMON DIMENSIONS MIN MAX MIN MAX A -1.20 -.047 A1 0.05 0.15 .002 .006 A2 0.80 1.05 .032 .041 b 0.13 0.23 .005 .009 c 0.09 0.20 .0035 .008 D SEE VARIATIONS SEE VARIATIONS E 6.40 BASIC 0.252 BASIC E1 4.30 4.50 .169 .177 e 0.40 BASIC 0.016 BASIC L 0.45 0.75 .018 .030 N SEE VARIATIONS SEE VARIATIONS a 0 8 0 8 aaa -0.08 -.003 VARIATIONS
A2 A1
-Ce
b SEATING PLANE
N 48
1 0-0037
aaa C
4.40 mm. Body, 0.40 mm. pitch TSSOP (173 mil) (16 mil)
Ordering Information
ICS XXXX y K LF- T
Designation for tape and reel packaging Lead Free (Optional) Package Type L = TSSOP (TVSOP) Revision Designator (will not correlate with datasheet revision) Device Type Prefix ICS = Standard Device Example:
ICS95VLP857AL-130LF-T
0956B08/03/04
11
ICS95VLP857
Seating Plane Index Area N 1 2 E Top View Anvil Singulation or Sawn Singulation E2
E2 2
(Ref.)
(N D -1)x e
A1 A3 L
(Ref.)
are Even
b A
(Ref.)
e D2 2 D2
ND & NE Odd C
Thermal Base
0.08
THERMALLY ENHANCED, VERY THIN, FINE PITCH QUAD FLAT / NO LEAD PLASTIC PACKAGE
ALL DIMENSIONS IN MILLIMETERS
SYMBOL A A1 A3 b e
MIN. MAX. 0.80 1.00 0 0.05 0.25 Reference 0.18 0.30 0.50 BASIC SPECIAL NON-JEDEC ALL DIM. SAME EXCEPT AS BELOW: 4.35 / 4.65 5.05 / 5.35
10-0053
Ordering Information
ICS XXXX y K LF- T
Designation for tape and reel packaging Lead Free (Optional) Package Type K = MLF Revision Designator (will not correlate with datasheet revision) Device Type Prefix ICS = Standard Device Example:
ICS95VLP857AKLF-T
0956B08/03/04
12
ICS95VLP857
h TYP 0.12 C
c REF E1
- e - TYP
ALL DIMENSIONS IN MILLIMETERS D 7.00 Bsc E 4.50 Bsc T Min/Max 0.86/1.00 e 0.65 Bsc ----- BALL GRID ----HORIZ VERT 6 10 Max. TOTAL 60 d Min/Max 0.35/0.45 h Min/Max 0.15/0.21 D1 5.85 Bsc E1 3.25 Bsc REF. DIMENSIONS b c 0.575 0.625 **
Note: Ball grid total indicates maximum ball count for package. Lesser quantity may be used. * Source Ref.: JEDEC Publication 95, 10-0055 MO-205*, MO-225**
Ordering Information
ICS XXXX y H LF- T
Designation for tape and reel packaging Lead Free (Optional) Package Type H = BGA Revision Designator (will not correlate with datasheet revision) Device Type Prefix ICS = Standard Device Example:
ICS95VLP857AHLF-T
0956B08/03/04
13