Académique Documents
Professionnel Documents
Culture Documents
Answer:
If for any reason not all the inputs have the same upper level V(1), then the output of the positive AND gate of
the circuit-ii will equal V(1)min, the least positive value of V(1). The diode connected to V(1) min conduct, clamping the
output to this minimum value of V(1) and maintaining all other diodes in the reverse-biased condition.
The output of a positive-logic OR gate is equal to the most positive level V(1).
4.Why the resistance in the output circuit is so high? Why diode D2 is used? (In CKT3, CKT4)
Answer:
In circuit III & IV, high value of RC is used to minimize the collector current when the transistor is in
saturation. As IC is reduced, hfe(min) is also reduced. As a result, the transistor is driven more into saturation. Fan-out is
also increased with the fall in IC.
If at least one input is at V(0), the V P = 0.2 + 0.7 = 0.9V. Hence if only one diode D 1 is used between P and B,
then VBE becomes 0.3V, where 0.6V represents the diode cut-in voltage. Since the cutin base voltage is 0.5V, and then
theoretically Q is cut off. But a small (>0.2V) spike of noise will turn Q on. This is why D 2 is used, to prevent the gate
from malfunctioning.
In this circuit, the transistor is used with its collector and emitter interchanged. It will saturate when the emitter-
base junction becomes forward-biased. In this case,
Since hfe (R) is very low, I' has to be much smaller than IB, with the result that V CE(sat) will be very small. This is
indeed the usual reason
for operating the BJT in the reverse saturation region. The disadvantage of the reverse saturation mode is a
relatively long turnoff time.
In the NAND and NOR diode-transistor logic (DTL) gates (circuit – iii, iv), when the outputs are in the 0
state, the transistor operates in the saturation region. In order to have the transistor in saturation, the transistor must be
on and hfe of the transistor must be greater than the minimum value of hfe. Here hfe(min) denotes the ratio of the collector
current and the base current when the output voltage equals V(0). As hfe(min) is reduced, the transistor is driven deeper
into saturation.
EXP 2
1. Which factor affect the switching speed of the transistor and how?
Answer:
The internal capacitive effect of the transistor affects the switching speed of it and it does not switch in zero
time. When the input voltage v1 rises from the negative (zero) level V(0) to the positive level V(1), the collector
current does not respond immediately. Rather a delay time t D elapses before any appreciable collector current begins to
flow. This delay time is required mainly for the EBJ depletion capacitance to charge up to the forward-bias voltage
Page6
VBE (approximately 0.7V). After this charging process is completed, the collector current begins an exponential rise
toward a final value of βIB.
In fact, it is during the interval of the rising edge of IC that the excess minority carrier charge is being stored in the
base region. Since the transistor will saturate, the collector current will be limited to I C(sat). The excess minority charge
stored in the base region does contribute in a corresponding collector current component. Rather, this extra charge
arises from the forcing of more current into the base than is required to saturate the transistor.
Let us now consider the turn-off process. When the input voltage v1 returns to the low level V(0), the collector
does not respond but remains constant for a time, ts. This is the time required to remove the saturating charge from the
base, known as the storage time. The reverse current I B1 helps to “discharge the base” and remove the extra stored
charge; in the absence of IB1, the saturating charge has to be removed entirely by recombination. Once the extra charge
stored has been removed, the collector current begins to fall exponentially with a time constant determined by the
junction capacitances and the output voltage reaches the 1 level, V(1).
EXP -3
But when a multi-emitter transistor is not used, the circuit can be modified according to
the total no. of inputs just by adding or removing additional transistors.
The output delay may be reduced by decreasing RC, but this will increase the power
dissipation when the output is in its low state and the voltage across R C is VCC – VCE(sat). In order
to minimize the power dissipation, a better solution is applied by using a totem-pole stage
where an active pull-up circuit (transistor) replaces the passive pull-up element, RC.
Instead of a totem-pole output, some TTL devices have an open-collector output. This
means they use only the lower transistor of a totem-pole pair. Because the collector of T 4 is
open. A gate like this won’t work properly until an external pull-up resistor is connected.
The output of open-collector gates can be wired together and connected to a common
pull-up resistor. This is known as WIRE-AND. The big disadvantage of a open-collector gates is
their slow switching speed.
a. TTL uses transistors almost exclusively; it has become the most popular family of
SSI and MSI chips. It is the transistor which gives TTL the highest speed of any
saturated logic.
b. A standard TTL has a power dissipation of about 10 mW. It may vary from this value
because of signal levels, tolerances, etc., but on the average, it’s 10mW per gate.
c. The propagation delay time of a TTL gate is in vicinity of 10 ns.
d. The advantage of a totem-pole connection is its low output impedance.
EXP 4
2.Analyze the operation of RTL NOR gate with the experimental data.
If one of the inputs is high (let, Vi1 = 3.5V), then the corresponding transistor becomes on
and saturates. This results in VO = 15 mV which is low (logic 0). When other input is also high
(Vi2 = 3.46V), then the corresponding transistor (Q2) turns on and operates in the saturated
region. Thus the output voltage remains in the logic 0 level (VO = 11.7 mV).
High output is observed only when both of the inputs are low. When, V i1 = 3.7 mV. Vi2 = 3
mV, then both Q1 and Q2 are off simultaneously. In this situation, the output voltage, VO = 4.95
V ≈ VCC.
EXP 5
Page6
The second function of the output emitter followers is that they provide the gate with
low output resistances and with the large output currents required for charging load
capacitances.
I. Since the transistors do not saturate, then the highest speed of any logic family is
available.
II. Complementary outputs are available.
III. Current switching spikes are not present in the power supply leads.
IV. Outputs can be tied together to give the implied-OR function.
V. There is little degradation of parameters with variations in temperature.
VI. The number of functions available is high.
VII. Data transmission over long distances by means of balanced twisted-pair 50Ω is
possible.
Disadvantages:
I. A small voltage difference (800 mV) exists between the two logic levels and the noise
margins are only ±200 mV.
II. The power dissipation is high relative to other families.
III. Level shifters are required for interfacing with other families.
IV. Capacitive loading limits the fan-out.
When all the inputs are at V(0) = -1.55V, Q1 and Q2 are cut-off and Q3 is conducting. The
voltage at the common emitter is VE = -1.15 - 0.7 = -1.85V. Then the base-to-emitter voltage
of an input transistor is VBE = -1.55 + 1.85 = 0.30V. As a result, an input transistor is within
0.50 – 0.30 = 0.20V of cutin. So, NM(0) = -0.20V.
NM(1):
If at least one input is high, then Q3 is cut-off. Now VE becomes (-0.75-0.7) = -1.45V and
VBE3 = -1.15 + 1.45 = 0.30V. Hence a negative spike at the input of 0.20V drops V E by the
same amount and brings VBE3 to 0.50V or to the edge of conduction. So, NM(1) = 0.20V
EXP 6
Page6
Hold condition:
When both S and R are the logic level ‘1’ and clock pulse (CLK) is provided, the input
transistors T1, T2, T5 and T6 operate in their saturation region. Thus V1 and V2 will be at V(0).
The experimental values of V1 and V2 are 0.01V (approx.). Since both R and S are at logic level
‘0’, the voltages at Q and Q will be retained. The experimental values also show the same
result.
S R Qn-1 Qn Qn
1 1 0.01 V 0.01 V 2.30 V
1 1 2.30 V 2.30 V 0.01 V
Set condition:
When S is at logic level ‘0’ and R is at ‘1’ and negative clock pulse is provided, the
input transistors T5, T6 remain off, but T1 turns on. Thus V1 being the NOR output of two V(0)
inputs will be at V(1), but V2 will be at V(1). The experimental values of V1 and V2 are 0.01V
and 2.64V respectively.
Since S is at logic level ‘1’ and R is at ‘0’, whenever the clock pulse arrives, Q will be at
V(1) and Q at V(0).
S R Qn-1 Qn Qn
0 1 0.01 V 2.30 V 0.01 V
0 1 2.30 V 2.30 V 0.01 V
Reset condition:
When S is at logic level ‘1’ and R is at ‘0’ and negative clock pulse is provided, the
input transistors T5 turns on but T1 and T2 turns off. Thus V1 and V2 will be at V(1) and V(0)
respectively. The experimental values of V1 and V2 are 0.01V and 2.64V respectively.
Since S is at logic level ‘0’ and R is at ‘1’, whenever the clock pulse arrives, Q will be at
V(0) and Q at V(1). The experimental values also reveal the proper operation of the reset
condition of the SR FF.
S R Qn-1 Qn Qn
0 1 0.01 V 0.01 V 2.30 V
0 1 2.30 V 0.01 V 2.30 V
2. What is the race around condition in SR FF? Discuss with respect to the internal
circuit
Answer:
When both S and R are high simultaneously, there will be a race condition in the FF. It is
never used because it leads to unpredictable operation.
Page6
As, S and R are at the logic ‘0’, whenever the negative clock pulse arrives, both V1 and V2
become high (=2.64V). The two output NOR gates will cause both Q and Q to become ‘0’. In
this case, the complementary labelling of these two variables becomes incorrect. However
when both R and S returns to ‘0’, both transistors, T 3 and T7 try to come out of saturation. It is
a race between the transistors to see which one desaturates first. The faster transistor (the
one with the shorter saturation delay time) will win the race and latch the circuit. Since either
transistor can be faster, the Q output is unpredictable. This is why the race condition must be
avoided.