Vous êtes sur la page 1sur 20

ACD2206

CATV/TV/Video Downconverter
with Dual Synthesizer
PRELIMINARY DATA SHEET - Rev 1.0
FEATURES
• Integrated Downconverter
• Integrated Dual Synthesizer
• 256 QAM Compatibility
• Single +5 V Power Supply Operation
• Low Noise Figure: 8 dB
• High Conversion Gain: 31 dB
• Low Distortion: -53 dBc
• Three-Wire Interface
• Small Size
• -40 °C to +85 °C

APPLICATIONS
• Set Top Boxes
• CATV Video Tuners
• Digital TV Tuners S8 Package
• CATV Data Tuners 28 Pin SSOP
• Cable Modems

PRODUCT DESCRIPTION
The ACD2206 uses both GaAs and Si technology supply voltage. The IC is well suited for applications
to provide the downconverter and dual synthesizer where small size, low cost, low auxiliary parts count,
functions in a double conversion tuner gain block, and no-compromise performance is important. It
local oscillator, balanced mixer, IF Amplifier, and provides for cost reduction by lowering the
dual synthesizer. The specifications meet the component and packaged IC count and decreasing
requirements of CATV/TV/Video and Cable Modem the amount of labor-intensive production alignment
Data applications. The ACD2206 is supplied in a 28 steps, while significantly improving performance
lead SSOP package and requires a single +5 V and reliability.

RF2 RF2
RF2: 64/65 18 Bit RF2
RFD Prescaler N Counter
Phase Charge CPD
Detector Pump

RFIN+ VIF+IFOUT- 15 Bit RF2


R Counter

RFIN- REFIN
Oscillator
VIF+IFOUT+ REFOUT
Low Noise
Mixer 15 Bit RF1
VGA R Counter

RF1 RF1
RF1: 64/65 18 Bit RF1
RFU Prescaler N Counter
Phase Charge CPU
Phase Splitter Detector Pump

TCKT OSC OUT Clock


22 Bit
Data Data Registar
Enable

Figure 1: Downconverter Block Diagram Figure 2: Dual Synthesizer Block Diagram

10/2003
ACD2206

1 RFIN+ VIF + IFOUT+ 28

2 RFIN- VIF + IFOUT- 27

3 GND GND 26

4 ISET VSUP 25

5 TCKT OSCOUT 24

6 OSCGND GND 23

7 OSCGND GND 22

8 VSS VSS 21

9 VSS VSS 20
10 EN RFD 19

11 DATA CPD 18

12 CLK CPU 17

13 REFIN RFU 16

14 REFOUT VSYN 15

Figure 3: Pinout

2 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

Table 1: Pin Description

P IN N AM E D E S C R IP T ION P IN N AM E D E S C R IP T ION
Di fferenti al IF Ampli fi er
Downconverter
1 RFIN+ 28 VIF+IFOUT+ Output, Inducti vely
Di fferenti al RFInput
coupled to +VDD
Di fferenti al IF Ampli fi er
Downconverter
2 RFIN- 27 Output, Inducti vely
Di fferenti al RFInput VIF+IFOUT -
coupled to +VDD
Downconverter Ground Downconverter Ground
3 GND 26 GND
(Must be connected) (Must be connected)
Downconverter Gi lbert
Downconverter Supply
4 ISET Cell Current Source 25 VSUP
(+VDD)
Resi stor
Osci llator Output
Osci llator Input Port
5 TCKT 24 OSCOUT (Connected to
(Tank ci rcui t connecti on)
Synthesi zer RF Input)
Osci llator Tank Ci rcui t
Ground (Not to be Downconverter Ground
6 OSCGND 23 GND
connected to any other (Must be connected)
ci rcui t ground)
Downconverter Ground
7 OSCGND Same as Pi n 6 22 GND
(Must be connected)
Synthesi zer Ground Synthesi zer Ground
8 V SS 21 V SS
(Requi red) (Requi red)
Synthesi zer Ground Synthesi zer Ground
9 V SS 20 V SS
(Requi red) (Requi red)
Synthesi zer
10 EN 3-Wi re Interface Enable 19 RFD
Downconverter RFInput
Synthesi zer
11 DATA 3-Wi re Interface Data 18 CPD Downconverter
Charge Pump Output
Synthesi zer Upconverter
12 CLK 3-Wi re Interface Clock 17 CPU
Charge Pump Output
Synthesi zer Upconverter
13 REFIN Crystal Reference Input 16 RFU
RFInput

Synthesi zer Supply


14 REFOUT Crystal Reference Output 15 VSYN
(+VDD)

PRELIMINARY DATA SHEET - Rev 1.0 3


10/2003
ACD2206

ELECTRICAL CHARACTERISTICS

Table 2: Absolute Minimum and Maximum Ratings

PARAMETER MIN MAX UNIT

Supply Voltage (pins 25, 27 & 28) - +9


VDC
(pin 15) - +6.5
Voltage on pins 10 through 14, 16
-0.3 VSYN +0.3 VDC
through 19 with VSS = 0 V
Input Voltages (pins 1, 2 & 5) - 0 VDC
Input Power (pins 1 & 2) - +10
(pin 5) - +17 dBm
(pins 13, 16 & 19) - +20
Storage Temperature -55 +150 °C
Soldering Temperature - 260 °C
Soldering Time - 4 Sec
Thermal Impedance, θJC - 40 °C/W
Stresses in excess of the absolute ratings may cause permanent damage.
Functional operation is not implied under these conditions. Exposure to absolute
ratings for extended periods of time may adversely affect reliability.

Table 3: Operating Ranges

PAR AME T E R MIN T YP M AX U N IT

Downconverter Frequenci es (1)

RF Input (RF) 900 - 1200


IF Output (IF) 35 - 150 MHz
Local Osci llator (LO) 865 - 1350
Synthesi zer Frequenci es
Upconverter Synthesi zer (RFU) 400 - 2100
Downconverter Synthesi zer (RFD) 400 - 1400
MHz
Reference Osci llator (REFIN) 2 4 20
Phase Detector - - 10
Supply Voltage: VDD (pi ns 15, 25, 27, 28) +4.75 +5 +5.25 VDC
Ambi ent Operati ng Temperature: TA -40 - +85 °C
The device may be operated safely over these conditions; however, parametric
performance is guaranteed only over the conditions defined in the electrical
specifications.
Notes:
(1) Mixer operation is possible beyond these frequencies with slightly reduced
performance.

4 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206
Table 4: Electrical Specifications - Downconverter Section
(TA = 25 ×C, VDD = +5 VDC, RFIN = 1087 MHz, IFOUT = 45 MHz)

PAR AME T E R MIN T YP M AX U N IT

Conversi on Gai n (1) 28 31 - dB


SSB Noi se Fi gure (1)
- 8 10 dB
Cross Modulati on (1), (2), (4) - -59 - dBc
3rd Order Intermodulati on Di storti on
- - -53 dBc
(IMD3) (1), (3), (4)
2-Tone 3rd Order Input Intercept Poi nt
-10 - - dBm
(IIP3) (1), (3), (4)
LO Phase Noi se (@ 10 KHz Offset) (1) - -90 -85.5 dBc/Hz
LO Output Power (pi n 24) (1)
- -5 - dBm
Spuri ous @ IF Output
LO Si gnals and Harmoni cs - -10 - dBm
Beats Wi thi n Output Channel - -70 - dBc
Other Beats from 2 to 200 MHz - -50 - dBm
Other Spuri ous - -10 - dBm
IF Supply Current (pi n 27 & 28) (1), (4) - 110 - mA
Osc, Phase Spli tter and Mi xer Supply
- 70 - mA
Current (pi n 25)
Power Consumpti on - 900 - mW
Notes:
(1) As measured in ANADIGICS test fixture.
(2) Two tones: 1085 and 1091 MHz, -40 dBm each, 1091 MHz tone AM-modulated 99% at 15 kHz.
(3) Two tones: 1085 and 1091 MHz, -30 dBm each.
(4) R1 = 0 Ohms
Table 5: Electrical Specifications - Synthesizer Section
(TA = +25 ×C, VDD = +5 VDC)
PAR AME T E R MIN T YP M AX U N IT C OMME N T S
Prescalar Input Sensi ti vi ty (over operating frequency)
Upconverter: RFU (pi n 16) (1) -7 - +20 dBm
Downconverter: RFD (pi n 19) (2) -13 - +20
Reference Osci llator Sensi ti vi ty (pi n 13) - 0.5 - Vp-p
Charge Pump Output Current (3)
SINK - 1.25 -
mA
SOURCE - -1.25 -

Supply Current - 35 50 mA
Power Consumpti on - 165 250 mW
Notes:
(1) Measured at 250 kHz comparison frequency.
(2) Measured at 62.5 kHz comparison frequency.
(3) CPU and CPD = Vcc/2.

PRELIMINARY DATA SHEET - Rev 1.0 5


10/2003
ACD2206

Table 6: Digital Interface Specifications


(TA = 25 ×C, VDD = +5 VDC, ref. Figure 4)

P AR AM E T E R MIN TYP M AX U N IT

Logi c Hi gh Input: VH (pi ns 10, 11, 12) 2.0 - - V

Logi c Low Input: VL (pi ns 10, 11, 12) - - 0.8 V

Logi c Input Current Consumpti on


- - 0.01 mA
(pi ns 10, 11, 12)

Data to Clock Set Up Ti me: tCS 50 - - ns

Data to Clock Hold Ti me: tCH 10 - - ns

Clock Pulse Wi dth Hi gh: tCWH 50 - - ns

Clock Pulse Wi dth Low: tCWL 50 - - ns

Clock to Load Enable Setup Ti me: tES 50 - - ns

Load Enable Pulse Wi dth: tEW 50 - - ns

Ri se Ti me: tR - 10 - ns

Fall Ti me: tF - 10 - ns

DATA N20: MSB N19 N10 N9 C2 C1: LSB

(R20: MSB) (R19) R10 (R9) (R8) (C2) (C1: LSB)


CLOCK

tCWL
LE
t ES
OR
t CS t CH t CWH t EW
LE

Figure 4: Serial Data Input Timing

6 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

PERFORMANCE DATA

Figure 5: Typical Upconverter Prescalar Figure 6: Typical Upconverter Prescalar


Sensitivity vs. Supply Voltage Sensitivity vs. Local Oscillator Frequency
(TA = +25 °C, fLO1 = 2100 MHz) (TA = +25 °C, VDD = +5 V)
-7.0 -5

-10
Prescalar Sensitivity (dBm)

Prescalar Sensitivity (dBm)


-7.5

-15

-8.0 -20

-25
-8.5

-30

-9.0
-35
4.7 4.8 4.9 5.0 5.1 5.2 5.3
500 700 900 1100 1300 1500 1700 1900 2100
Supply Voltage (V)
LO1 Frequency (MHz)

Figure 7: Typical Downconverter Prescalar Figure 8: Typical Downconverter Prescalar


Sensitivity vs. Supply Voltage Sensitivity vs. Local Oscillator Frequency
(TA = +25 °C, fLO2 = 1000 MHz) (TA = +25 °C, VDD = +5 V)
-16.0 -12

-14
Prescalar Sensitivity (dBm)

Prescalar Sensitivity (dBm)

-16.5

-16

-17.0
-18

-20
-17.5

-22

-18.0
4.7 4.8 4.9 5.0 5.1 5.2 5.3 -24
400 600 800 1000 1200 1400
Supply Voltage (V)
LO2 Frequency (MHz)

Figure 9: Typical Local Oscillator


Output Power vs. Supply Voltage
(TA = +25 °C, fLO2 = 1042 MHz)
-4.5

-5.0
Output Power (dBm)

-5.5

-6.0

-6.5

-7.0
4.7 4.8 4.9 5.0 5.1 5.2 5.3
Supply Voltage (V)

PRELIMINARY DATA SHEET - Rev 1.0 7


10/2003
ACD2206

LOGIC PROGRAMMING
Synthesizer Register Programming
The ACD2206 includes two PLL synthesizers. Each Table 7: Register Select Bits
synthesizer contains programmable Reference and
SELEC T
Main dividers, which allow a wide range of local
B IT S D E S T IN AT ION R E GIS T E R F OR
oscillator frequencies. The 22-bit registers that control
the dividers are programmed via a shared three-wire S S S E R IAL D ATA
bus, consisting of Data, Clock and Enable lines. 2 1
The data word for each register is entered serially 0 0 Reference Divider Register for PLL2
in order with the most significant bit (MSB) first and
the least significant bit (LSB) last. The rising edge 0 1 Main Divider Register for PLL2
of the Clock pulse shifts each data value into the
register. The Enable line must be low for the duration 1 0 Reference Divider Register for PLL1
of the data entry, then set high to latch the data into
the register. (See Figure 4.) 1 1 Mai n Di vi der Regi ster for PLL1

Register Select Bits Reference Divider Programming


The two least significant bits of each register are The reference divider register for each synthesizer
register select bits that determine which register is consists of fifteen divider bits, five program mode
programmed during a particular data entry cycle. bits and the two register select bits, as shown in
Table 7 indicates the register select bit settings used Table 8. The fifteen divider bits allow a divide ratio
to program each of the available registers. from 3 to 32767, inclusive, as shown in Table 9.

Table 8: Reference Divider Registers


MSB LSB

22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

P ro g ram Mo d e R eferen ce D ivid er D ivid e R atio , R S elect

D D D D D R R R R R R R R R R R R R R R S S
5 4 3 2 1 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 2 1

Table 9: Reference Divider R Counter Bits

D IV ID E R R R R R R R R R R R R R R R
R AT IO R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

3 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1

4 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0

- - - - - - - - - - - - - - - -

32767 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
Notes:
Divide ratios less than 3 are prohibited.

8 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

Main Divider Programming


The main divider register for each synthesizer Table 12. Note that there are some limitations on
consists of seven A counter bits, eleven B counter the ranges of the values for each counter.
bits, two program mode bits and the two register
select bits, as shown in Table 10. The main divider Pulse Swallow Function
divide ratio, N, is determined by the values in the A The VCO output frequency for the local oscillator is
and B counters. The eleven B Counter bits and computed using the following equation; the
allowed values are shown in Table 11, and the seven variables are defined in Table 13:
A Counter bits and allowed values are shown in
fVCO = N x fOSC/R, where N = [(P x B) + A]

MSB Table 10: Main Divider Registers LSB


22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

P ro g ram
B C o u n te r A C o u n te r S elect
Mo d e

C C B B B B B B B B B B B A A A A A A A S S
2 1 11 10 9 8 7 6 5 4 3 2 1 7 6 5 4 3 2 1 2 1

Table 11: Main Divider B Counter Bits


VAL U E OF B B B B B B B B B B B B
C OU N T E R 11 10 9 8 7 6 5 4 3 2 1

3 0 0 0 0 0 0 0 0 0 1 1

4 0 0 0 0 0 0 0 0 1 0 0

- - - - - - - - - - - -

2047 1 1 1 1 1 1 1 1 1 1 1
Notes:
B > A, Divide ratios less than 3 are prohibited.

Table 12: Main Divider A Counter Bits Table 13: Variable Definitions

VAL U E OF A A A A A A A A VAR D EF IN IT ION


C OU N T E R 7 6 5 4 3 2 1
Desired output frequency of external voltage
fVCO
0 0 0 0 0 0 0 0 controlled oscillator (VCO)

1 0 0 0 0 0 0 1 B Divide ratio of B counter (3 to 2047)

- - - - - - - - A Divide ratio of A counter (0 < A < P, A < B)

127 1 1 1 1 1 1 1 Frequency of external reference crystal or


fOSC
Notes: oscillator
B > A, A < P
R Divide ratio of R counter (3 to 32767)

P Preset modulus of prescalar (P = 64)

PRELIMINARY DATA SHEET - Rev 1.0 9


10/2003
ACD2206

Programmable Modes
Each register contains bits set aside for programming current function. They can be set either high or low
different modes of operation in the synthesizers. without affecting synthesizer performance.
Currently, the only programmable mode is the polarity
of the phase detector in each of the synthesizers. Bit Setting Phase Detector Polarity
D1 in each reference divider register controls this Table 14 shows how bit D1 of each reference divider
feature. Bits D2 through D5 in the reference divider register controls the polarity of the phase detector
registers and bits C1 and C2 in the main divider associated with each PLL. The correct setting is
registers are reserved for future use, and have no determined by using Table 15 and Figure 10.

Table 14: Phase Detector Polarity Bit Figure 10: VCO Characteristics

S S D
2 1 1
(1)
0 0 PLL2 Phase Detector Polarity

1 0 PLL1 Phase Detector Polarity

VCO OUTPUT
FREQUENCY
Table 15: Phase Detector Polarity Selection
P H AS E VC O
D D E T E C T OR C H AR AC T E R IS T IC S
1 P OL AR IT Y (S E E F IGU R E 12) (2)

0 Negati ve curve (2)


VCO INPUT VOLTAGE
1 Posi ti ve curve (1)

Synthesizer Programming Example


The following example for programming the two synthesizers in the ACD2206 details the calculations used to
determine the required value of each bit in all four registers:

Requirements
Desired CATV input channel: “HHH” - 499.25 MHz picture carrier (501 MHz digital channel center frequency)
(Second) IF picture carrier output frequency: 45.75 MHz (44 MHz digital channel center frequency)
First IF frequency: 1087.75 MHz
Phase detector comparison frequency for down converter (also tuning increment): 62.5 KHz
Phase detector comparison frequency for up converter: 250 KHz
Crystal reference oscillator frequency: 4 MHz

Calculation of Reference Divider Values


The value for each reference divider is calculated by dividing the reference oscillator frequency by the desired
phase detector comparison frequency:

R = fOSC / fPD

For the down converter, the 4 MHz crystal oscillator frequency and the 62.5 KHz phase detector comparison
frequency are used to yield RPLL2 = 4 MHz / 62.5 KHz = 64, and so the bit values for the down converter
R counter are RPLL2 = 000000001000000.

10 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

For the up converter, the 4 MHz crystal oscillator frequency and the 250 KHz phase detector comparison
frequency are used to yield RPLL1 = 4 MHz / 250 KHz = 16, and so the bit values for the up converter R counter
are RPLL1 = 000000000010000.

Calculation of Main Divider Values


The values for the A and B counters are determined by the desired VCO output frequency for the local
oscillator and the phase detector comparison frequency:

N = fVCO / f PD B = trunc(N / P) A = N - (B x P)

The down converter local oscillator frequency will be 1087.75 MHz - 45.75 MHz = 1042 MHz in this example.
The main divider ratio for the down converter, then, is NPLL2 = 1042 MHz / 62.5 KHz = 16672. Since P = 64 in the
ACD2206, BPLL2 = trunc(16672 / 64) = 260, and APLL2 = 16672 - (260 x 64) = 32. These results give bit values of
BPLL2 = 00100000100 and APLL2 = 0100000 for the B and A counters.

The up converter local oscillator frequency will be 499.25 MHz + 1087.75 MHz = 1587 MHz in this example.
Therefore, NPLL1 = 1587 MHz / 250 KHz = 6348, BPLL1 = trunc(6348 / 64) = 99, and APLL1 = 6348 - (99 x 64) = 12.
These results give bit values of BPLL1 = 00001100011 and APLL1 = 0001100 for the B and A counters.

Phase Detector Polarity


Assuming the VCO for the up converter has a negative slope, the phase detector polarity for PLL1 should be
negative, and D1PLL1 = 1. If the VCO for the down converter has a positive slope, the phase detector polarity for
PLL2 should be positive, and D1PLL2 = 0.

In summary, for this example, the four register programming words are shown in Tables 16 and 17:

Table 16: PLL1 and PLL2 Reference Divider Register Bits


MSB for Synthesizer Programming Example LSB
22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

P ro g ram
Main D ivid er B C o u n ter Main D ivid er A C o u n ter S elect
Mo d e

C C B B B B B B B B B B B A A A A A A A S S
2 1 11 10 9 8 7 6 5 4 3 2 1 7 6 5 4 3 2 1 2 1

0 0 0 0 1 0 0 0 0 0 1 0 0 0 1 0 0 0 0 0 0 1

0 0 0 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1

Table 17: PLL1 and PLL2 Main Divider Register Bits


MSB for Synthesizer Programming Example LSB

22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

P ro g ram Mo d e R eferen ce D ivid er R C o u n ter S elect

D D D D D R R R R R R R R R R R R R R R S S
5 4 3 2 1 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 2 1

0 0 0 0 1 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0

PRELIMINARY DATA SHEET - Rev 1.0 11


10/2003
ACD2206

APPLICATION INFORMATION

Figure 11: PC Board Layout Top View Figure 12: PC Board Layout Mid View

RF RF IF
Balun
AFC
Out
4M Hz Xtal

ACD 220 6

LO
In
1 J1

Figure 13: PC Board Layout Bottom View Figure 14: Evaluation Fixture

Table 18: J1 Header Pinout Table 19: Fixture Pinout

P IN F U N C T ION PIN FUNCTION

1 Clock RF Downconverter RF Input

2 Data RF Downconverter RF Input

3 Ground IF IF Output (Single Ended)

4 Enable AFC Out To Oscillator Tuning Circuit

5 +5 VDC LO In Synthesizer RFU Input

6 +30 VDC

12 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
IF

L3

C24
DT1

+5V
C1
1 28
RF RFIN+ VIF + IFOUT+ C21 C22 C23
C2
2 27
RF RFIN- VIF + IFOUT-
3 GND 26
GND
R1 R13
4 25
ISET VSUP +30V
5 24
TCKT OSC OUT C18 C19
D1 C3 6 23
J1 OSCGND GND C16 Q1
7 22
6 +30V OSCGND GND
L1 8 21 C20
5 +5V VSS VSS C17 R11
R5 9 20
4 VSS VSS

10/2003
R2
10 19
3 EN RFD
R3 R12
11 18
2 DATA CPD
R4
12 17
1 CLK CPU AFCOUT
13 16
C4 C5 C6 REFIN RFU LOIN
14 15
REFOUT VSYN

PRELIMINARY DATA SHEET - Rev 1.0


R6 R7 ACD2206 C15

Figure 15: Evaluation Fixture Schematic


R9 R10
R8 L2
X1
C14
C13
+5V
C7 C8
C12 C11 C10 C9

13
ACD2206
ACD2206

Table 20: Evaluation Fixture Parts List

IT E M # VAL U E S IZE D ESC R IPTION P AR T # QT Y VE N D OR

C1, C2, 100pF 0603 Chi p-capaci tor GRM39COG101J50V 3 Murata


C20

C3 9pF 0603 Chi p-capaci tor GRM39COG090C50V 1 Murata

C7, C8 30pF 0603 Chi p-capaci tor GRM39COG300J50V 2 Murata

C12 220uF 10V VA Capaci tor PCE2040CT-ND 1 DIGI-KEY


Seri es

C9, C11, .1uF 0603 Chi p-capaci tor GRM39Y5V104Z16V 5 Murata


C14, C21,
C22

C10, C23 1000pF 0603 Chi p-capaci tor GRM39X7R102K50V 2 Murata

C15, C17 4700pF 0603 Chi p-capaci tor GRM39X7R472K25V 2 Murata

C16 1uF 0603 Radi al-lead RPE113-X7R-105-K-050 1 Murata


Chi p-capaci tor

C18 .01uF 0603 Chi p-capaci tor GRM39X7R103K25V 1 Murata

C19 10uF 35 V TE Seri es Cap. PCS6106CT-ND 1 DIGI-KEY


TANT

C24 15pF 0603 Chi p-capaci tor GRM39COG150J50V 1 Murata

C13 5600pF 0603 Chi p-capaci tor GRM39X7R562K50V 1 Murata

C4, C5, 33pF 0603 Chi p-capaci tor GRM39COG330J50V 3 Murata


C6

R8 51 0603 Chi p Resi stor ERJ-3GSYJ510 1 Panasoni c

R5 10K 0603 Chi p Resi stor ERJ-3GSYJ103 1 Panasoni c

R2, R3, R4 2K 0603 Chi p Resi stor ERJ-3GSYJ202 3 Panasoni c

R12 1K 0603 Chi p Resi stor ERJ-3GSYJ102 1 Panasoni c

R11 2.7K 0603 Chi p Resi stor ERJ-3GSYJ272 1 Panasoni c

R7 3K 0603 Chi p Resi stor ERJ-3GSYJ302 1 Panasoni c

R13 22K 0603 Chi p Resi stor ERJ-3GSYJ223 1 Panasoni c

R10 8.2K 0603 Chi p Resi stor ERJ-3GSYJ822 1 Panasoni c

14 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

Table 20: Evaluation Fixture Parts List continued

IT E M # VAL U E S IZE D ESC R IPTION P AR T # QT Y VE N D OR

R1, R6, R9 0 0603 Chi p Resi stor ZC0603 3 RCD

L1 5.6nH 0805 Inductor 0805CS-050X-BC 1 Coi lcraft

L2 68nH 0805 Inductor 0805CS-680X-BC 1 Coi lcraft

L3 270nH 0805 Inductor 0805CS-271X-BC 1 Coi lcraft

D1 1SV245 Varactor di ode 1SV245 1 Toshi ba

DT1 4:1 Transformer ETC4-1-2 1 M/A-COM, Inc.


North Ameri ca

Q1 30V SOT-23 Transi stor NPN FMMTA13CT-ND 1 DIGI-KEY


SMD Darl.

X1 4MHZ Crystal SE2618CT-ND 1 DIGI-KEY

PRELIMINARY DATA SHEET - Rev 1.0 15


10/2003
ACD2206

PACKAGE OUTLINE

Figure 16: S8 Package Outline - 28 Pin SSOP

16 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

NOTES

PRELIMINARY DATA SHEET - Rev 1.0 17


10/2003
ACD2206

NOTES

18 PRELIMINARY DATA SHEET - Rev 1.0


10/2003
ACD2206

NOTES

PRELIMINARY DATA SHEET - Rev 1.0 19


10/2003
ACD2206

ORDERING INFORMATION

TE MP E R AT U R E P AC K AGE
OR D E R N U MB E R C OMP ON E N T P AC K AGIN G
R AN GE D E S C R IP T ION

ACD2206S8P1 -40 °C to +85 °C 28 Pin SSOP Tape & Reel, 3500 pieces per reel

ACD2206S8P0 -40 °C to +85 °C 28 Pin SSOP Tubes, 50 pieces per tube

Lead-Free
ACD2206S8GP1 -40 °C to +85 °C Tape & Reel, 3500 pieces per reel
28 Pin SSOP

Lead-Free
ACD2206S8GP0 -40 °C to +85 °C Tubes, 50 pieces per tube
28 Pin SSOP

ANADIGICS, Inc.
141 Mount Bethel Road
Warren, New Jersey 07059, U.S.A
Tel: +1 (908) 668-5000
Fax: +1 (908) 668-5132
URL: http://www.anadigics.com
E-mail: Mktg@anadigics.com

IMPORTANT NOTICE
ANADIGICS, Inc. reserves the right to make changes to its products or to discontinue any product at any time without notice. The
product specifications contained in Advanced Product Information sheets and Preliminary Data Sheets are subject to change
prior to a product’s formal introduction. Information in Data Sheets have been carefully checked and are assumed to be reliable;
however, ANADIGICS assumes no responsibilities for inaccuracies. ANADIGICS strongly urges customers to verify that the
information they are using is current before placing orders.

WARNING
ANADIGICS products are not intended for use in life support appliances, devices, or systems. Use of an ANADIGICS
product in any such application without written consent is prohibited.

20 PRELIMINARY DATA SHEET - Rev 1.0


10/2003