Académique Documents
Professionnel Documents
Culture Documents
Publications
Direction 5133310
Revision 1
Operating Documentation
DAMAGE IN TRANSPORTATION
All packages should be closely examined at time of delivery. If damage is apparent, have
notation “damage in shipment” written on all copies of the freight or express bill before
delivery is accepted or “signed for” by a General Electric representative or a hospital
receiving agent. Whether noted or concealed, damage MUST be reported to the carrier
immediately upon discovery, or in any event, within 14 days after receipt, and the contents
and containers held for inspection by the carrier. A transportation company will not pay a
claim for damage if an inspection is not requested within this 14 day period.
D Contact your local service coordinator for more information on this process.
Rev. 08/15/2003
!"" #$% &
'
(' ) *
" '+ ,+
- '+.
/ +0 $1
-+
" 2+
- *"" !1 34 &5
GE MEDICAL SYSTEMS LANGUAGE POLICY FOR SERVICE DOCUMENTATION
REV 1 DIRECTION 2128126
1 of 2
GE MEDICAL SYSTEMS LANGUAGE POLICY FOR SERVICE DOCUMENTATION
REV 1 DIRECTION 2128126
2 of 2
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
REVISION HISTORY
PAGE REV PAGE REV PAGE REV PAGE REV PAGE REV
Title Page . . . . . . . . . . 1 2–1 . . . . . . . . . . . . . . . . 1 PATIENT HANDLING PDU COOLING SYSTEM
GE Logo Page . . . . . . – 3–1 to 3–6 . . . . . . . . . . 1 Tab MR405 . . . . . . . . . – Tab MR406 . . . . . . . . . – Tab 2308173 . . . . . . . . –
2128126 . . . . . . . . . . . 1* SYSTEM 1–1 to 1–7 . . . . . . . . . . 1 i...................1 i...................1
A ..................1 Tab MR364 . . . . . . . . . – 2–1 to 2–4 . . . . . . . . . . 5 1–1 to 1–2 . . . . . . . . . . 1
i...................1 1–1 to 1–7 . . . . . . . . . . 1 MGD/RRF/RF
OVERVIEW OPERATOR Tab MR451 . . . . . . . . . –
Tab MR367 . . . . . . . . . – WORKSPACE GRADIENT i...................1
i...................1 Tab 2158195 . . . . . . . . – Tab MR418 . . . . . . . . . – 1–1 to 1–22 . . . . . . . . . 1
1–1 . . . . . . . . . . . . . . . . 1 1–1 to 1–2 . . . . . . . . . . 1 1–1 to 1–3 . . . . . . . . . . 1 2–1 to 2–12 . . . . . . . . . 1
This revision number/letter corresponds to the indicated document’s revision control system.
A
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
CONTENTS
OVERVIEW
Purpose
Standard Conventions
Abbreviations
SYSTEM
System Block Diagrams
OPERATOR WORKSPACE
Operator Workspace Block Diagrams
PATIENT HANDLING
Patient Handling Block Diagrams
GRADIENT
Gradient Block Diagrams (HFD & ACGD)
PDU
PDU Block Diagrams
Note:
Phoenix PDU found in Vendor Manuals only. (SEE Service Methods CDROM)
MGD/RRF/RF (1.5T)
MGD/RRF/RF Block Diagrams (1.5T)
RF Supplemental Schematics (1.5T)
COOLING SYSTEM
Water Chillers Block Diagrams
Note:
For all Chillers and Cooling System variations (SEE Vendor Manuals on MR Service Methods CDROM)
i
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
OVERVIEW
TABLE OF CONTENTS
SECTION PAGE
1 – PURPOSE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1–1
3 – ABBREVIATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3–1
i OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
SECTION 1 – PURPOSE
The purpose of this document is to provide an overview of the hardware which makes up the MR Signa System, and a
quick means to troubleshoot major signals within the system.
It is recommended that you page through this manual to become familiar with its content and organization, beginning
with System Tab, OVERALL SYSTEM. This section shows how the major subsystems are grouped by cabinet, and
the main communication lines between them.
The remaining block diagrams are organized into sections which correspond to major subsystems. Some diagrams
show hardware from another subsystem in order to complete an entire signal flow route. For such exceptions, the
board/module title of the circuitry shown will generally help identify the applicable subsystem. See Illustration 1–1 for
tab organization of this manual.
COOLING SYSTEM
PDU MGD/RRF/RF
OVERVIEW
These block diagrams, along with provided diagnostics, are intended to be the primary tools for troubleshooting the
MR System from a system or subsystem level on down to the specific module or board level. Since some of the RF
subsystem block diagrams are presently insufficient for troubleshooting to the FRU (Field Replaceable Unit) level,
schematics have been provided to supplement those block diagrams. When using the diagnostics, the block
diagrams can provide a better understanding of what circuitry the diagnostics are testing, and how to further isolate a
problem if required.
1–1 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
The following standard conventions are used within the block diagrams:
D The type of line used to enclose a major box on a block diagram indicates the following:
CABINET
DASHED Line
D The component designator for cabinets, modules, circuit boards, etc. is enclosed in “( )” after or below their
name on the block diagram.
D Logic levels: A “0” indicates a logic “low” level (typ. <0.8VDC), a “1” indicates a logic “high” level (typ. >
2.0VDC).
D An “*” is used to identify an “active low” signal (e.g. “INT*” signal when at a logic “0” indicates that an
interrupt is present; a logic “1” level indicates that no interrupt is present).
9
D A “#/” indicates the number of wires in a cable (e.g. indactes 9 wires).
D Signal flow is generally from left to right on a block diagram. Arrows are used to identify exceptions to this
rule and to aid in identifying input/output signal lines on the diagram.
D The “x” symbol (e.g. –––x) shown on boxes in a block diagram are used to indicate that the function within
the box is enabled by the “active” signal on this input line.
+24V SETIND
K42
TEMPEXTREME
For this example, when signal TEMPEXTREME goes active (“1”), relay K42 will close (become enabled)
and the signal SETIND now becomes active to set a temperature indicator.
2–1 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
SECTION 3 – ABBREVIATIONS
Note
This list has been compiled from a wide variety of sources. Not all of these abbreviations will apply to
your system. For an electronic copy of over 1000 acronyms, see Direction 2124201–2.
3–1 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
CONV = Converter E
CPD = Communication Pin Driver ECC = Extended Cursor Control or Error Checking and
CPU = Central Processing Unit Correction
CRT = Cathode–Ray Tube ECG = Electro–Cardiogram
CTL = Clock Time Control EEPROM = Electrically Erasable Programmable Read
CTRL = Control Only Memory
CV = Configuration Variable EFB = Envelop Feedback
CW = Clockwise or Controller Wave EPI = Echo Planer Imaging
CYL = Cylinder e.g. = for example
EM or EMERG = Emergency
EMI = Electro–Magnetic Interference
D EN or ENA = Enable
D/A = Digital–to–Analog ENV = Envelope
DAC = Digital to Analog Converter EOS = End Of Sequence
dB = Decibel EOT = End Of Travel
dBm = Decibels above or below one Milliwatt EOW = End Of Waveform
DC = Direct Current EPO = Emergency Power Off
DCB = Driver Control Board EPROM = Erasable Programmable Read Only
DCKSTP = Dock Stop Memory
DD = Dynamic Disable ERU = Emergency Rundown Unit
EXER = Exerciser
DDS = Direct Digital Synthesizer
DDSB = Dynamic Disable Switch Box F
DEC = Decimal f = farad
DEG = Degree(s) F = Fahrenheit, Fuse (designator)
DEMUX = Demultiplexer FBD = Functional Block Diagram
DEV = device FBK = Feedback
DIA = Diagnostic Imaging Accessories FC = footcandle
DIAG = Diagnostic Fc = Center Frequency
DIFF = Differential FDBK = Feedback
DIG = Digit FDO = Future Delivery Order
Dig B0 = Digital B0 Adjustment FE = Field Engineer
DIP = Dual In–line Package FET = Field–Effect Transistor
DIR = Direction FF or FIFO = First In – First Out
DIS = Disable FFD = Full Field Distortion
FFT = Fast Fourier Transform
DM = Driver Module
FID = Free Induction Decay
DMA = Direct Memory Access
FIDAT = FIFO In Data
DMAC = Direct Memory Access Controller
FIFO or FF = First In – First Out
DMM = Digital Multi–Meter
FILT = Filter
DPR or DPRAM = Dual Port Random Access Memory
FM = Frequency Modulated
DQA = Daily Quality Assurance FMI = Field Modification Instruction
DRAM = Dynamic Random Access Memory FOV = Field Of View
DRC = Dynamic Ram Controller FREQ = Frequency
DRF = Digital Receive Filter (Board) FRNT = Front
DRVR = Driver FRU = Field Replaceable Unit
DSP = Digital Signal Processor ft = foot
DVM = Digital Volt Meter FT = Feet
DWG = Drawing FTP = File Transfer Protocol
3–2 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
3–3 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
M OPTO = Optical
m = meter ORG = Orange
M = mega – one million OT = Overtemp
mA = millamps OV = Over voltage
MAG = Magnet OVR = Over
MB = megabyte OVRLD or OL = Overload
MC = Multi–Coil oz = ounce
MCD = Multi–Coil switch Driver OW = Operator Workspace
MCR = Multicoil Receive (Tool or Diagnostic)
MDS = Multidrop Serial interface
MEM = Memory P
Mfg. = Manufacturing P = Positive
MFU = Multi–Format Unit PA = Patient or Power Amplifier
MGD = Multi–Generational Data acquisition (Chassis) PAC = Physiological Acquisition Controller
MGMNT = Management PAL = Programmable Array Logic or Patient Alignment
MHz = megahertz Lights
mm = millimeter PAN = Primary Archive Node
MOD = Modifier PAT = Patient
MON = Monitor PCI = Programmable Communications Interface or
MOSFET = Metal Oxide Semiconductor Field Effect Peripheral Component Interconnect
Transistor PCT = Pulse Controller Task
MOV = Metal Oxide Varistor PDI = Product Delivery Instruction
MPS = Manual Pre–Scan
PDU = Power Distribution Unit
MR = Magnetic Resonance
PEN = Penetration
MSG = Message
PHPS = Patient Handling Power Supply
MTR = Motor
PIN = Positive–Intrinsic–Negative
MUX = Multiplexer
PIO = Programmed Input/Output
mV = millivolts
PLL = Phase Lock Loop
MW = megawatt
mW = milliwatt PIXEL = Picture Element
PM = Phase Modulation, or Planned Maintenance
N PMC = PCI Mezzanine Connector
N = Negative P/N = Positive/Negative
N2 = Nitrogen PNL = Panel
n.c. = normally closed POS = Position
NEC = National Electrical Code POT = Potentiometer
Ni–Cad = Nickel Cadmium PP = Penetration Panel
n.o. = normally open PPC = Power PC
NO. = Number P–P = Peak to Peak
NOPROC = No Processing ppm = parts per million
NOREC = No Reconstruction
PREAMP = Preamplifier
nS = Nanosecond
PROC = Process, Processor
O PROG = Program, –ed, –able
O2 = oxygen PROM = Programmable Read Only Memory or
OC = Operator’s Console Program
OD = outside diameter PS = Power Supply
OM = Oxygen Monitor PSD = Pulse Sequence Database
OPI = Oblique Plane Imaging PSG = Pulse Sequence Generator
3–4 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
3–5 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
T W
T = tesla WARP = Waveform And Rotation Processor
TAC = Twin Accessory Cabinet WC = Water Chiller
TBD = To Be Determined WR = Write
TBL = Table WHT = White
TEMP = Temperature WIM = Workspace Interface Module
TFU = Thyristor Firing Unit WND = Window
TG = Transmit Gain WORM = Write Once Read Many
TGWC = TwinSpeed Gradient Water Cooler WRT = Write
TNS = Transient Noise Suppressor
TP = Test Point (designator)
X
TR or T/R = Transmit–Receive XCVR = Transceiver
TRMAP = Transmit/Receive Map XFMR = Transformer
TRM = Twin Coil Resonator Module XMT or XMIT = Transmit
TS = Terminal Strip Y
TSCC = TwinSpeed Cooling Cabinet
YEL = Yellow
TST = Test
TTL = Transistor to Transistor Logic
TX = Transmit
TXD = Transmit Data
U
UART = Universal Asynchronous Receiver–Transmitter
uf = microfarad
UFI = Ultra Fast Imaging
UNBLK = Unblank
uP = Microprocessor
UPLMT = Up Limit
USART = Universal Synchronous/Asynchronous
Receiver–Transmitter
uS or usec = microsecond
UTNS = Universal Transient Noise Suppressor (Board)
UV = Under voltage
V
VAC = Volts Alternating Current
VAR = Variable
VBUS = Bus Voltage
VCR = Video Cassette Recorder
VCNTRL = Control Voltage for 8645 Techrons
VDC = Volts Direct Current
VERT = Vertical
Vp–p = Volts Peak–to–Peak
VRMS = Volts, Root Mean Square
VTR = Video Tape Recorder
3–6 OVERVIEW
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
PC HOST COMPUTER
(OW1 A15) HOST MONITOR
USB TO GRAPHIC
SERIAL (OW1 A6)
HIGH ORDER SHIM (HOS) USB
(OPTIONAL) CONVERTER
IDE BUS SLOTS
LCD DISPLAY
IDE HDD GRAPHIC (OW1 A3)
FROM RF/SYSTEM CABINET,
IT–MGD SHT 2A OR 2B
CDROM BIT 3
ETHERNET TO/FROM RF/SYSTEM CABINET
FDD ETHERNET SWITCH SHT 2A OR 2B
SCSI DASM VIDEO
(OPTIONAL) CAMERA
T (OW1 A5) SERIAL PORT (OPTION) SCSI TOWER
PHONE LINE MODEM (OW1 A16)
(INSITE) SERIAL 1
SCSI
SERIAL 2 MOD
TERMINATOR
KEYBOARD/MOUSE KEYBOARD/MOUSE DVD–RW
SECURITY KEY LPT AUX AUDIO AUX OUT
SERIAL PORT
1 TO SUITE NETWORK HUB ETHERNET SCIM
SCIM
(OW1 A20)
GOC AUDIO ASM
(OW1 A21) E–STOP
2 SERVICE PORT AUX INPUT STEREO RACK
(OPTION) MOUSE
(OW1 A8)
MUSIC
J5 MODEM MIB OUT IN–THE–BORE KEYBOARD
AC INPUT J1 DC PS J3 DC +5/+12/–12 (OPTION) (OW1 A7)
(FROM PDU)
POWER STRIP TO SCSI TOWER
J2
AC POWER (OW1 A11) TO HOST MONITOR STEREO SPEAKERS
DISTRIBUTION J4 TO LCD DISPLAY
OC SPEAKER L/R (OW1 A10)
(OW1 A19)
TO OPTION MONITOR 1
TO OPTION MONITOR 2
TO PATIENT ALARM
TO AUDIO SPEAKER
TO DASM NOTES:
TO HUB 1 NETWORK CONNECTION AVAILABLE FOR EXTERNAL
TO MODEM SUITE CONNECTION
TO HOST PC 2 NETWORK CONNECTION AVAILABLE AT FRONT OF
GOC ASSEMBLY FOR THE SERVICE LAPTOP
NOTE:
1) PATIENT HANDLING
2) MGD/RRF/RF
NOTE:
Additional Signal/Cabling detail can be found under
Interconnects on the Service Methods CDROM.
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
PC HOST COMPUTER
(OW1 A15) HOST MONITOR
USB TO GRAPHIC
SERIAL (OW1 A6)
HIGH ORDER SHIM (HOS) USB
(OPTIONAL) CONVERTER
IDE BUS SLOTS
LCD DISPLAY
IDE HDD GRAPHIC (OW1 A3)
FROM
CDROM BIT 3 SYSTEM CAB , IT–MGD SHT 2A OR 2B
TO/FROM
ETHERNET
FDD SYSTEM CAB ETHERNET SWITCH SHT 2A OR 2B
SCSI
(OPTIONAL) DASM VIDEO
T (OW1 A5) CAMERA SCSI TOWER
MODEM SERIAL PORT (OPTION)
PHONE LINE SERIAL 1 (OW1 A16)
(INSITE)
SCSI
SERIAL 2 MOD
TERMINATOR
KEYBOARD/MOUSE DVD–RW
KEYBOARD/MOUSE
SECURITY KEY LPT AUX AUDIO
AUX OUT MOUSE
SCIM (OW1 A8)
SCIM
(OW1 A20)
HUB KEYBOARD
1 TO SUITE NETWORK WIM (OW1 A7)
(OW1 A21) E–STOP
NOTE:
1) PATIENT HANDLING
NOTE: 2) MGD/RRF/RF
Additional Signal/Cabling detail can be found under Interconnects on
the Service Methods CDROM.
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
NOTES:
1
TERM SERVER 1 LHE meter may be present on upgraded systems not equipped
with a Magnet Monitor.
2 J1 not present if this is an RFS Cabinet.
ETHERNET SWITCH
3 Teal PDU. See vendor manual.
4 Optional Resistive Shim Supply (HOS).
5 Present only for systems with TRM Body Coil.
%
6 MDS not installed if HFD Cabinet present.
7 CAN Line connected if HFD Cabinet is present.
%
8 J1 Terminator not installed if HFD Cabinet is present.
"
9 J18 not present and unblank is not used if this is an RFS Cabinet.
$ 10 Can Link cable and terminator not present if a cable is already
AE SHT 3
% connected to the serial port.
$
%"
TO
EITHER
SRFD OR SRFD II
$- % SHT 3
%
6 6
AB SHT 3
, %
%
AC SHT 3
# 6
AD SHT 3
6
()
%
MDS
"!
! FIBER
"! %! RFS CAB OR
AA SRFD OR SRFD II
SHT 3
GRADIENT CAB
(MR3)
! FAN TWIN ACCESSORY CABINET
$
5 4
(
(TAC) CAN LINK
, 10
SHT 5
6 GP TO/FROM RESISTIVE SHIM
6
OR USB TO SERIAL POWER SUPPLY
T
CONVERTER TO FILTER BOX
& , GP3 SHT 1A OR 1B ON PEN PANEL
%
BOARD SHT 4
! , SHT 4
7 2 3
$&%
HFA or SGA–X R
POWER SUPPLY, # GRADIENT SHT 4
FAN MODULE !( 2 ! 2 SWITCH 3 TO
+ HFA or SGA–Y R PEN
## %+ 8 PANEL
$ SHT 4
2 3 SHT 4
$&'$& *
"! # % HFA or SGA–Z R
%
SGA PS
$
%
VACUUM VACUUM
3 SENSOR GAUGE
VACUUM VACUUM LINE
POWER DISTRIBUTION UNIT REGULATOR TO
PREAMP PWR, (PD1) VACUUM
REAR
7 16 CHANNEL CNTL END BELL
%
& & PUMP SHT 4
$ PD – POWER DISTRIBUTION POWER FOR
!
%
&
CONTACTORS
TERM & ALL CABINETS
DRIVER
8
- % AC GRADIENT DRIVER (ACGD) (1.5T)
!
+ +
DRIVER 9 !
!
or
HF DRIVER (HFD) (1.5T)
EXCITE 12.x
– 4 Channel or 8 Channel
!
"
# $
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
NOTES:
TERM SERVER
1 J18 not present and unblank is not used if this is an RFS Cabinet.
2 J1 not present if this is an RFS Cabinet.
ETHERNET SWITCH
3 Teal PDU. See vendor manual.
4 Optional Shim Supply.
5 Present only for systems with TRM Body Coil.
% 6 MDS not installed if HFD Cabinet present.
7 CAN Line connected if HFD Cabinet is present.
% 8 J1 Terminator not installed if HFD Cabinet is present.
9 Can Link cable and terminator not present if a cable is already
$ "
connected to the serial port.
AE SHT 3
%
$
%"
TO
EITHER
SRFD OR SRFD II
$- % SHT 3
%
6
6 AB SHT 3
, %
%
AC SHT 3
#
6 AD SHT 3
()
%
"!
F/O "!
!%! RFS CAB OR
AA SRFD OR SRFD II
SHT 3
%
. &.- ,
CAN LINK 7
SHT 5
!.-
F/O /
9 CAN LINK
(
! $ SHT 5
, RESISTIVE SHIM
6 GP
TO/FROM
POWER SUPPLY
T
USB TO SERIAL
6 OR CONVERTER TO FILTER BOX
GP3 SHT 1A OR 1B ON PEN PANEL
%
&.+ , BOARD SHT 4
!.+ RF SHT 4
SPLITTER 7 2 3
$&%
HFA or SGA–X R
,
POWER SUPPLY, GRADIENT SHT 4
FAN MODULE 2 3 TO
SWITCH R
!(.+ # HFA or SGA–Y PEN
2 ! PANEL
+ SHT 4
2 3 SHT 4
## R
$&'$& %+ 8 HFA or SGA–Z
* $
"! # %
%
SGA PS
$ 2 VACUUM VACUUM
%
SENSOR GAUGE
3 VACUUM VACUUM LINE
POWER DISTRIBUTION UNIT REGULATOR TO
PREAMP PWR, (PD1) VACUUM
REAR
16 CHANNEL CNTL END BELL
7 %
& & PUMP SHT 4
$ PD – POWER DISTRIBUTION POWER FOR
!
%
&
CONTACTORS
TERM & ALL CABINETS
DRIVER
8
- % AC GRADIENT DRIVER (ACGD) (1.5T)
!
+ +
DRIVER 1 !
!
or
HF DRIVER (HFD) (1.5T)
EXCITE 12.x
– 16 Channels
!
"
# $
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
SRFD CABINET (MR1)
SRFD II CABINET (MR1)
AA
RF IN
AA
RF IN SRFD II
RFI MODULE
BODY RF AND T/R BIAS
SYSTEM SUPPORT B1 SHT 4 SYSTEM SUPPORT
MODULE (SSM) HEAD RF AND T/R BIAS
B2 SHT 4
MODULE (SSM)
ANALOG POWER RF SENSE RF OUT RF IN ANALOG POWER RF SENSE BODY RF AND T/R BIAS
B1 SHT 4
MONITOR (APM) BD RF IN RF OUT RF AMP MODULE #1 MONITOR (APM) BD
HEAD RF AND T/R BIAS
UNBLK UNBLK B2 SHT 4
AB %
RF OUT RF IN
AB %
T/R BIAS T/R BIAS
AC !
RF IN RF OUT RF AMP MODULE #2 AC !
SHT 2A OR 2B COMMUNICATIONS SHT 2A OR 2B COMMUNICATIONS
AD %
PIN DRIVER (CPD) BD AD %
PIN DRIVER (CPD) BD
$
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
PENETRATION PANEL MAGNET ENCLOSURE AND REAR PEDESTAL (MG2 & MG3)
(PP1) 1 (SEE NOTE 1)
PNEUMATIC
PATIENT ALERT SQUEEZE
BULB SCAN ROOM I/F (SRI) MODULE MAGNET I/F #1 MODULE
SYSTEM
ALERT
AIR MTR CMD LONG HOME LIMIT SW BD
LINE SHT 3 N1
REMOTE OXYGEN FIBER (3) LONG
OXYGEN MONITOR SENSOR MODULE SRI–3 BD OPTO
(OM1) (OM3) ENCODER
METER LONGITUDINAL
(SEE NOTE 6) (SEE NOTE 6) ENCODER RIGHT/LEFT
CONTROL/DISPLAY E–STOPS
3
SENSOR
CONTROL BD SHT 2A E LONGITUDINAL
ALARM OR 2B MOTOR DRIVE DOCK LIMIT MOD
SHT 3
DOCK ASSEMBLY PATIENT
LIGHT DOCK LIMIT
SW BD UP LIMIT SW TRANSPORT
PEDALS (PT1)
ALARM LIGHT SHT 2A N2 MOTOR (SEE NOTE 1)
OR 2B
SHT 3
TO TAC VACUUM LINE VACUUM LINE REAR END BELL
VACUUM REGULATOR
SHT 2A OR 2B AIR LINES BLOWER BOX
BORE VENT (MG6)
SHT 3 M PATIENT ALIGNMENT LIGHTS
(HALOGEN OR LASER DIODE) PATIENT COMM. BOX
SPEAKER REMOTE
INTERCOM Q SHT 1A OR 1B
SHT 3 L BORE LIGHT FIBER OPTIC BUNDLES BOARD
NOTES:
REPEATER 1 ALL POWER AND SIGNAL LINES ENTERING AND LEAVING
PANEL (SEE NOTE 2)
THE RF ENCLOSURE PASS THROUGH THE PENETRATION
PANEL. FOR EASE OF USE, ON THIS DIAGRAM, THEY ARE
SHT 2A OR 2B D FIBER (3) PHYS ACQ CNTLR (PAC) MOD NOT SHOWN GOING TO THE PENETRATION PANEL.
FIBER OPTIC
REPEATER BELLOWS
TO/FROM STIF SHT 2A OR 2B C BD FIBER (2) 2 S/C SHIM POWER SUPPLY AND S/C SHIM COILS.
IN SYSTEM CAB PAC BD CARDIAC LEADS
SHT 2A OR 2B J PHOTOPLETHYSMOGRAPH
PROBE (OPTIONAL) 3 FOR MOBILE SYSTEMS, SENSOR IS LOCATED IN
CEILING BOX.
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
CAN LINK BLOCK DIAGRAM for sites with RFS CABINET & HFD CABINET
RF/SYSTEM CABINET (MR2) HFD CABINET PEN PANEL TAC CABINET
INLINE TERMINATOR
MGD CHASSIS RRF CHASSIS ASC CHASSIS (OPTIONAL) DRIVER GP MODULE PHPS HIGH ORDER
MODULE MASTER SHIM
SCP BOARD RRF–DIF RRF–DIF ASC RF ASC RF ASC NB ASC BB (HOS)
MASTER SLAVE PROCESSORS 1 & 2 DETECTORS 1 & 2 IF BOARD IF BOARD TERMINATOR
CAN PMC J22 J23 J22 4 J23 J3 J2 J2 J1 J56 J7 J7 J8 J8 J154 J155 J5 1 J4
BOARD T T
OR
CAN LINK BLOCK DIAGRAM for sites with SYSTEM CABINET & HFD CABINET
SYSTEM CABINET (MR2) HFD CABINET TAC CABINET
INLINE TERMINATOR
OR
CAN LINK BLOCK DIAGRAM for sites with SYSTEM CABINET & ACGD CABINET
SYSTEM CABINET (MR2) TAC CABINET
INLINE TERMINATOR
NOTES:
,
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
PC HOST COMPUTER
(OW1 A15) HOST MONITOR
USB TO GRAPHIC
SERIAL (OW1 A6)
HIGH ORDER SHIM (HOS) USB
(OPTIONAL) CONVERTER
IDE BUS SLOTS
LCD DISPLAY
IDE HDD GRAPHIC (OW1 A3)
FROM
CDROM BIT 3 SYSTEM CAB , IT–MGD
TO/FROM
ETHERNET SYSTEM CAB ETHERNET SWITCH
FDD
SCSI
(OPTIONAL) DASM VIDEO
T (OW1 A5) CAMERA SCSI TOWER
MODEM SERIAL PORT (OPTION)
PHONE LINE SERIAL 1 (OW1 A16)
(INSITE)
SCSI
SERIAL 2 MOD
TERMINATOR
KEYBOARD/MOUSE KEYBOARD/MOUSE
DVD–RW
!
SECURITY KEY LPT AUX AUDIO AUX OUT MOUSE
SCIM (OW1 A8)
SCIM
(OW1 A20)
HUB
KEYBOARD
1 TO SUITE NETWORK WIM (OW1 A7)
(OW1 A21) E–STOP
NOTE:
ADDITIONAL SIGNAL/CABLING DETAIL CAN BE FOUND UNDER
INTERCONNECTS ON THE SERVICE METHODS CDROM.
REV 1
PC HOST COMPUTER
(OW1 A15) HOST MONITOR
USB TO GRAPHIC
SERIAL (OW1 A6)
HIGH ORDER SHIM (HOS) USB
(OPTIONAL) CONVERTER
IDE BUS SLOTS
LCD DISPLAY
IDE HDD GRAPHIC (OW1 A3)
FROM RF/SYSTEM CABINET,
CDROM BIT 3 IT–MGD
TO/FROM RF/SYSTEM CABINET
ETHERNET ETHERNET SWITCH
FDD
(OPTIONAL) SCSI DASM VIDEO
T (OW1 A5) CAMERA
SERIAL PORT (OPTION) SCSI TOWER
PHONE LINE MODEM (OW1 A16)
(INSITE) SERIAL 1
SCSI
SERIAL 2 MOD
TERMINATOR
KEYBOARD/MOUSE KEYBOARD/MOUSE DVD–RW
SECURITY KEY LPT AUX AUDIO AUX OUT
SERIAL PORT
!
1 TO SUITE NETWORK HUB ETHERNET SCIM
SCIM
(OW1 A20)
GOC AUDIO ASM
(OW1 A21) E–STOP
2 SERVICE PORT AUX INPUT STEREO RACK
(OPTION) MOUSE
(OW1 A8)
MUSIC
J5 MODEM MIB OUT IN–THE–BORE KEYBOARD
AC INPUT J1 DC PS J3 DC +5/+12/–12 (OPTION) (OW1 A7)
(FROM PDU)
POWER STRIP TO SCSI TOWER
J2
AC POWER (OW1 A11) TO HOST MONITOR STEREO SPEAKERS
DISTRIBUTION J4 TO LCD DISPLAY
OC SPEAKER L/R (OW1 A10)
(OW1 A19)
TO OPTION MONITOR 1
TO OPTION MONITOR 2
TO PATIENT ALARM
TO AUDIO SPEAKER
TO DASM NOTES:
TO HUB 1 NETWORK CONNECTION AVAILABLE FOR EXTERNAL
TO MODEM SUITE CONNECTION
TO HOST PC 2 NETWORK CONNECTION AVAILABLE AT FRONT OF
GOC ASSEMBLY FOR THE SERVICE LAPTOP
NOTE:
1) PATIENT HANDLING
2) MGD/RRF/RF
NOTE:
Additional Signal/Cabling detail can be found under
Interconnects on the Service Methods CDROM.
ÎÎÎÎÎ
)
& & *%
ÎÎÎÎÎ
ÎÎÎ
#
$
%!% ,-./0 +
+
ÎÎÎ
!#
#"!#
' "
ÉÉÉÉ ÎÎÎÎÎÎÎÎÎÎ
ÎÎÎ ÎÎ
Î Î
ÎÎ
&
"& # +
"& (
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎ ÎÎ
Î Î
ÎÎ
"#
1//,
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î
ÎÎÎ Î
'
*%!*%
%!% ' ("#
(
Î ÎÎÎÎ
ÎÎÎÎ
/0
!#
%!% 2
#
Î
#
(
Î
'
*
* $ LEFT
Î
SPEAKER
*
*
Î
* &
&
Î
*
* #
(
(
Î
$
*
*
RIGHT
SPEAKER
Î
"
%**
Î
STEREO * *% *
(AUX INPUT) %**
MUSIC IN–
Î
THE–BORE
*
Î
*
Î
+
& +
#
%* $
+
Î
) $ $
%*
Î
+
) ( (
& ' ' *
Î
+
# ) )
# $ % +
+
## " "
Î
+
Î
+
( # #
#
+
Î
$ #$
$ #
+
+
" #& # #
Î
%+
+ $ #
Î
# #
' '
Î
INTERCOM BOARD
(OW1 A1 A4 A2)
Î # (
EXCITE 12.x OVERALL SYSTEM
(OPERATOR WORKSPACE CABINET/TABLE with WIM) # +
SHEET 2A OF 2
*%
*%
*%
*%
ÎÎÎÎÎ
( '
$
ÎÎÎÎÎ
ÎÎÎ
$
,-./0 +
+
ÎÎÎ "
ÎÎÎÎÎÎÎÎÎÎ
ÎÎÎ ÎÎÎ
ÎÎÎ
&
+
(
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎ
1//,
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎ
( '
*%!*%
("#
ÎÎÎÎÎ
ÎÎÎ
/0
2 #
#
(
' % &
$ LEFT
+*
* +*
%
SPEAKER
+*
*
&
&
**+
(
(
$ RIGHT
&
SPEAKER
*
EXCITE 12.x OVERALL SYSTEM
(OPERATOR WORKSPACE CABINET/TABLE with GOC AUDIO ASM # +
SHEET 2B OF 2
ÏÏ
Ï Ï ÏÏ
ÏÏÏÏÏÏÏÏ
SRI–3 (SCAN ROOM INTERFACE) MODULE (MG2A33)
Ï
ÏÏÏÏÏÏÏÏ
AT LEAST
PENETRATION PANEL 64Kx8 EPROM
ÏÏ
Ï
ÏÏ Ï
ÏÏÏÏÏ
(PP1)
AT LEAST EPLD
ÏÏ Ï
PHPS J14 J1
32Kx8 RAM REAR PEDESTAL (MG3)
OUTEN–P 5 MAGNET I/F #1 (MG3A1)
ÏÏ Ï
OUTEN–N
24 WDM
J4
ÏÏ
MOTORCMD ANALOG J2
3 +5VENC +5VENC J3
MOTORRTN SIGNAL 4 4 1
ÏÏ
22 CONDITIONING LOGIC +5VENCRET +5VENCRET
23 23 9
SYS CAB I/F ENCSENSE–P ENCSENSE–P LONG
ÏÏ
(MR2A11) J91 5 5 5 OPTO
FIBER ENCSENSE–N ENCSENSE–N
J13 J13 OPTIC 24 24 13 ENCODER
RSTSRI RESET RST
ÏÏ
1045–2 FIBER J5 711–2 RESET MICRO– (MG3A6)
J11 LONG–ENC–A–P LONG–ENC–A–P
SERIAL CONTROLLER 1 1 2
OPTIC I/F (12MHZ) LONG–ENC–A–N LONG–ENC–A–N
ÏÏ
XMIT DATA 20 20 10
TO/FROM TXDSRI REPEATER (TO SRI)
J12 TXD LONG–ENC–B–P LONG–ENC–B–P
STIF BD 1045–1 J9 BOARD J3 711–1 2 2 3
ÏÏ
IN MGD FIBER LONG–ENC–B–N LONG–ENC–B–N
NOTE 1 (PP1A17A1) RECV DATA OPTIC
RXD
21 21 11
RXDSRI J11 SERIAL
ÏÏ
J10 NOTE 1 (FROM SRI) 1/F HOME–P J1
1045–1 J4 711–1 6 6 9 J2
HOME–N BUF
25 25 3
ÏÏ
1 DR
9 LONG–EOT–P 9 4
3
ÏÏ
LONG–EOT–N 2
J15 FPGA 28 28 11
RIGHT/LEFT OPERATOR B0 POLARITY +8VDC
34 J3 7 6 +5V 1
ÏÏ
OPERATOR DISPLAY COIL–PRES 1 1 DCKSTP–P +8VDC
NOT USED 36 10 7
CONTROL (MG2A4) COIL–PRES 2 9 DCKSTP–N +8VDC–RTN
5V
SHINY
ÏÏ
26 14 REG
(MG2A5) RIGHT/LEFT
37
2 UPLMT–P REFLECTIVE
+8VDC–RTN
J1/J2 J3 J4 29 15 SURFACE
J1/J2
ÏÏ
ÏÏÏÏ
LIGHTS LIGHTS LITE– ON 10 UPLMT–N RUN 421
13 12 8
FAN FAN FAN–ON 6 8VDC TO DOCK LIMIT SWITCH BD (A1)
14 13 7 SHT 2A
ABORT ABORT STOP–SCAN 7 8VDC
4 3 11
BACK TO ALIGN BACK TO ALIGN END EXAM 8 8VDC–RTN
15 14 13
PAUSE PAUSE PAUSE–SCAN 14 8VDC–RTN
3 2 12
START START START–SCAN 15 8VDC–RTN
10 9 14 RUN 749 NOTE:
STOP MOVE STOP MOVE STOP–TABLE J10
9 8 9 BLK#1 Additional Signal/Cabling detail can be found under
MOVE TO SCAN MOVE TO SCAN ADV–SCAN 1 Interconnects on the Service Methods CDROM.
12 11 10 RED#1 DUAL TEMP SENSOR
OUT < OUT < OUT–SLOW ANALOG 2 IN FRONT END BELL
8 7 16 RED#2 (MG2 A36) REFER TO THE FOLLOWING FUNCTIONAL BLOCK
IN > IN > IN–SLOW TEMP 5
7 6 CONDITIONING DIAGRAMS FOR ADDITIONAL INFORMATION.
15 PIVOT RED#3 NOTES:
OUT << OUT << OUT–FAST ENABLES (3) 7
6 5 17 BLK#2 DUAL TEMP SENSOR 1) MGD/RRF/RF
IN >> IN >> IN–FAST PIVOT 8 IN FRONT END BELL
5 4 3 LOGIC BLK#3 (MG2 A36)
HOME TABLE–DOWN TABLE–DOWN 9
16 15 18
LANDMARK LANDMARK_A LANDMARK_A (RIGHT PANEL) 6 UNUSED PENETRATION
11 10 6 J2 PANEL
LANDMARK_B LANDMARK_B (LEFT PANEL) +8VDC (PP1)
19 33 7
ALIGNMENT ALIGNMENT_A ALIGN–ON–A (RIGHT PANEL)
2 1 10 +8VDC
2
ALIGNMENT_B ALIGN–ON–B (LEFT PANEL) +8VDC–RTN
22 36 26 PHPS
18 19 29 +8VDC–RTN
+24V +24V CONT–SW–PWR (+24V)
1 J14
23 37 J1 24VDC
XMIT J19 7
FIBER 24VDC
NOT USED J18 OPTIC 8
RCVE 24VDC–RTN
TX/RX POWER 9
CONDITIONING 24VDC–RTN 1
10 J20
12VDC PIN(S) . . . . . . . SIGNALS
11
J4 78 J5 12VDC
DRIVERS 12
SEE SHEET 2 8V–12V–RTN 1–5 . . . . . . . . . . TX
EM–STOP 13
FOR MORE 43
8V–12V–RTN 6–10 . . . . . . . . . RX
LV–RTN 14
INFORMATION 44 11 . . . . . . . . . . . COIL PRESENT 1
8VDC
J15 15 12 . . . . . . . . . . . COIL PRESENT 2
RED–LED 24VDC
16 26 13 . . . . . . . . . . . COIL PRESENT 4
YEL–LED 24VDC SHT 3 14 . . . . . . . . . . . BODY TX EN 2
17 27
GRN–LED 24VDC–RTN 15 . . . . . . . . . . . GRN
18 28
NOT USED 24VDC_1 24VDC–RTN 16 . . . . . . . . . . . GRN–1
J4 12 29 17 . . . . . . . . . . . GRN
MOVE_LED MOVE_LED 24VDC_2 12VDC
18 39 13 30 18 . . . . . . . . . . . +24VDC
ALMT_LED ALMT_LED 24VDC 12VDC
19 38 14 31 19 . . . . . . . . . . . +24VDC
START_LED START_LED 8V–12V–RTN
20 41 32 20–29 . . . . . . . . RTN (TX,RX)
LONG_0_CA LONG_0_CA RUN 1215 8V–12V–RTN 30, 33, 37 . . . . GND
17 8 TO/FROM 37 J20 33
+12V +12V 16 CHANNEL J20 8VDC 31 . . . . . . . . . . . COIL PRESENT 3
NOTE 1 34
1
EM–STOP 32 . . . . . . . . . . . BODY TX EN 1
1 34 . . . . . . . . . . . RED
20 LV–RTN
35 . . . . . . . . . . . RED
EXCITE 12.x PATIENT HANDLING 36 . . . . . . . . . . . RED
Forward Production & Pre–EXCITE Upgrade
SHEET 1A OF 5
ÏÏ
Ï Ï ÏÏ
ÏÏÏÏÏÏÏÏ
SRI–3 (SCAN ROOM INTERFACE) MODULE (MG2A33)
Ï
ÏÏÏÏÏÏÏÏ
AT LEAST
PENETRATION PANEL 64Kx8 EPROM
ÏÏ
Ï
ÏÏ Ï
ÏÏÏÏÏ
(PP1)
AT LEAST EPLD
ÏÏ Ï
J14 J1
32Kx8 RAM REAR PEDESTAL (MG3)
OUTEN–P 5 MAGNET I/F #1 (MG3A1)
ÏÏ Ï
OUTEN–N
SRF: TO/FROM 24 WDM
SSM REAR I/F J40 J4
ÏÏ
SHT 4 MOTORCMD ANALOG J2
3 +5VENC +5VENC J3
MOTORRTN SIGNAL 4 4 1
ÏÏ
22 CONDITIONING LOGIC +5VENCRET +5VENCRET
23 23 9
SYS CAB I/F ENCSENSE–P ENCSENSE–P LONG
ÏÏ
(MR2A11) J91 5 5 5 OPTO
FIBER ENCSENSE–N ENCSENSE–N
J13 J13 OPTIC 24 24 13 ENCODER
RSTSRI RESET RST
ÏÏ
1045–2 FIBER J5 711–2 RESET MICRO– (MG3A6)
J11 LONG–ENC–A–P LONG–ENC–A–P
SERIAL CONTROLLER 1 1 2
OPTIC I/F (12MHZ) LONG–ENC–A–N LONG–ENC–A–N
ÏÏ
XMIT DATA 20 20 10
TO/FROM TXDSRI REPEATER (TO SRI)
J12 TXD LONG–ENC–B–P LONG–ENC–B–P
STIF BD 1045–1 J9 BOARD J3 711–1 2 2 3
ÏÏ
IN MGD FIBER LONG–ENC–B–N LONG–ENC–B–N
NOTE 1 (PP1A17A1) RECV DATA OPTIC
RXD
21 21 11
RXDSRI J11 SERIAL
ÏÏ
J10 NOTE 1 (FROM SRI) 1/F HOME–P J1
1045–1 J4 711–1 6 6 9 J2
HOME–N BUF
25 25 3
ÏÏ
1 DR
9 LONG–EOT–P 9 4
3
ÏÏ
LONG–EOT–N 2
J15 FPGA 28 28 11
RIGHT/LEFT OPERATOR B0 POLARITY +8VDC
34 J3 7 6 +5V 1
ÏÏ
OPERATOR DISPLAY COIL–PRES 1 1 DCKSTP–P +8VDC
NOT USED 36 10 7
CONTROL (MG2A4) COIL–PRES 2 9 DCKSTP–N +8VDC–RTN
5V
SHINY
ÏÏ
26 14 REG
(MG2A5) RIGHT/LEFT
37
2 UPLMT–P REFLECTIVE
+8VDC–RTN
J1/J2 J3 J4 29 15 SURFACE
J1/J2
ÏÏ
ÏÏÏÏ
LIGHTS LIGHTS LITE– ON 10 UPLMT–N RUN 421
13 12 8
FAN FAN FAN–ON 6 8VDC TO DOCK LIMIT SWITCH BD (A1)
14 13 7 SHT 2B
ABORT ABORT STOP–SCAN 7 8VDC
4 3 11
BACK TO ALIGN BACK TO ALIGN END EXAM 8 8VDC–RTN
15 14 13
PAUSE PAUSE PAUSE–SCAN 14 8VDC–RTN
3 2 12
START START START–SCAN 15 8VDC–RTN
10 9 14 RUN 749 NOTE:
STOP MOVE STOP MOVE STOP–TABLE J10
9 8 9 BLK#1 Additional Signal/Cabling detail can be found under
MOVE TO SCAN MOVE TO SCAN ADV–SCAN 1 Interconnects on the Service Methods CDROM.
12 11 10 RED#1 DUAL TEMP SENSOR
OUT < OUT < OUT–SLOW ANALOG 2 IN FRONT END BELL
8 7 16 RED#2 (MG2 A36) REFER TO THE FOLLOWING FUNCTIONAL BLOCK
IN > IN > IN–SLOW TEMP 5
7 6 CONDITIONING DIAGRAMS FOR ADDITIONAL INFORMATION.
15 PIVOT RED#3 NOTES:
OUT << OUT << OUT–FAST ENABLES (3) 7
6 5 17 BLK#2 DUAL TEMP SENSOR 1) MGD/RRF/RF
IN >> IN >> IN–FAST PIVOT 8 IN FRONT END BELL
5 4 3 LOGIC BLK#3 (MG2 A36)
HOME TABLE–DOWN TABLE–DOWN 9
16 15 18
LANDMARK LANDMARK_A LANDMARK_A (RIGHT PANEL) 6 UNUSED
11 10 6 J2
LANDMARK_B LANDMARK_B (LEFT PANEL) +8VDC
19 33 7
ALIGNMENT ALIGNMENT_A ALIGN–ON–A (RIGHT PANEL)
2 1 2 10 +8VDC PENETRATION
ALIGNMENT_B 22
ALIGN–ON–B (LEFT PANEL)
36 26 +8VDC–RTN PANEL
+8VDC–RTN (PP1)
+24V +24V 18 CONT–SW–PWR (+24V) 19 29
1 J14
23 37 J1 24VDC
XMIT J19 7
FIBER 24VDC
NOT USED J18 OPTIC 8
RCVE 24VDC–RTN
TX/RX POWER 9
CONDITIONING 24VDC–RTN 1
10 J20
12VDC PIN(S) . . . . . . . SIGNALS
11
J4 78 J5 12VDC
DRIVERS 12
SEE SHEET 2 8V–12V–RTN 1–5 . . . . . . . . . . TX
EM–STOP 13
FOR MORE 43
8V–12V–RTN 6–10 . . . . . . . . . RX
LV–RTN 14
INFORMATION 44 11 . . . . . . . . . . . COIL PRESENT 1
8VDC
J15 15 12 . . . . . . . . . . . COIL PRESENT 2
RED–LED 24VDC
16 26 SRF: TO/FROM 13 . . . . . . . . . . . COIL PRESENT 4
YEL–LED 24VDC SSM REAR I/F J40 14 . . . . . . . . . . . BODY TX EN 2
17 27 SHT 2 (EM–STOP)
GRN–LED 24VDC–RTN SHT 4 (ALL OTHERS) 15 . . . . . . . . . . . GRN
18 28
NOT USED 24VDC_1 24VDC–RTN 16 . . . . . . . . . . . GRN–1
J4 12 29 17 . . . . . . . . . . . GRN
MOVE_LED MOVE_LED 24VDC_2 12VDC
18 39 13 30 18 . . . . . . . . . . . +24VDC
ALMT_LED ALMT_LED 24VDC 12VDC
19 38 14 31 19 . . . . . . . . . . . +24VDC
START_LED START_LED 8V–12V–RTN
20 41 32 20–29 . . . . . . . . RTN (TX,RX)
LONG_0_CA LONG_0_CA RUN 1215 8V–12V–RTN 30, 33, 37 . . . . GND
17 8 TO/FROM 37 J20 33
+12V +12V 16 CHANNEL J20 8VDC 31 . . . . . . . . . . . COIL PRESENT 3
NOTE 1 34
1
EM–STOP 32 . . . . . . . . . . . BODY TX EN 1
1 34 . . . . . . . . . . . RED
20 LV–RTN
35 . . . . . . . . . . . RED
36 . . . . . . . . . . . RED
EXCITE 12.x PATIENT HANDLING
EXCITE Upgrade
SHEET 1B OF 5
MAGNET ENCLOSURE
(MG2)
DOCK LIMIT MODULE
31
32
33
LONG_3_F
LONG_3_G
LONG_S_0
LONG_S_1
31
32
33
LONG_S_0
LONG_S_1
9,12
13,16
S 9,12
13,16
I RESPIRATION
34 34 LIGHT BAR
(MG2A31) 35 LONG_S_2 35 LONG_S_2
1 R_VLED
LONG_S_3 LONG_S_3 19
36 36
J1 J1 DOCK LIMIT LONG_S_CAL (+12V) LONG_S_CAL (+12V) R_LED9
DCKSTP–P J2 J2 37 37 2
1 1 SWITCH BD MTR–OFF ALMT_LED 7
DCKSTP–N 3 17 38 38
20 9 (MG2A31A1) J5 – 39 MOVE_LED R_MODE
1 37
OFF–RTN SEE SHEET 1 N.C.
39 4
20
UPLMT–P 40 40 TO PAC II
RUN 421 2 2 FOR MORE R_REFA
UPLMT–N J3 41 START_LED 41 EM_STOP 5 (MG2 A11 J4)
21 10 25 GND INFORMATION NC_RET EMERGENCY 8
NOTE 1
TO SRI–3 J3 GND 2 42 42
SHEET 1A OR 1B 6 6 26 43 EM_STOP 43 EM_STOP STOP 6
21
R_REFO
GND LVLE_RET LVLE_RET LVLE_RET
7 7 20 TBL–UP* 44
STR_0_A
44 SWITCH
+8V 3 45 45 7 R_RHI
25 14 21 9
+8V 46 STR_0_B 46
26 15 STR_0_C 8 R_OUT
47 47 EMER_STOP 22
48 STR_0_D 48
STR_0_E READBACK 9 R_RLO
49 49 10
50 STR_0_F 50
10 R_VP
51 STR_0_G 51 23
PATIENT TRANSPORT STR_0_CA (+12V) STR_0_CA (+12V)
DOCK ASSEMBLY 52 52 11 R_GND
(PT1) 53 STR_1_CA (+12V) 53 STR_1_CA (+12V) 11
(MG2A29) 54 STR_1_A 54
PEN PANEL TABLE UP
55 STR_1_B 55
(PP1) LIMIT LINKAGE TABLE FULL UP CONDITION
TABLE UP HYDRAULIC STR_1_C
LIMIT SWITCH 56 56
CYLINDER 57 STR_1_D 57
TABLE (MECHANICAL STR_1_E COLON ECG DISPLAY
(MECHANICAL LINKAGE) LINKAGE) 58 58
PHPS
DOWN
59 STR_1_F 59
DISPLAY
PEDAL STR_1_G
DOCK MOTOR PUMP PULL RODS 60 60
ON SWITCH TABLE STR_COLON STR_COLON ECG_RET
P1 (MECH LINKAGE) 61 61 25
FROM J47 UP DOWN STR_2_A
RF SYSTEM I/F 1184 387 PEDAL VALVE 62 62 ECG_DRV
63 STR_2_B 63 12
J125 HYDRAULIC
PUMP RETURN 64 STR_2_C 64
DOCK MOTOR STR_2_D ECG_DRV
(MECHANICAL 65 65 13
COUPLER) STR_2_E
66 66
SUPPLY 67 STR_2_F 67
HYDRAULIC STR_2_G
RESERVOIR 68 68
69 STR_2_CA (+12V) 69 N.C.
STR_3_CA (+12V) STR_3_CA (+12V) 6
70 70
STR_3–A N.C.
71 71 24
72 STR_3_B 72
73 STR_3_C 73 N.C.
NOTES: STR_3_D 26
A 74 74
75 STR_3_E 75
1
76 STR_3_F 76
F B
G 77 STR_3_G 77
EMER_STOP rdbk EMER_STOP_READBACK
REFER TO THE FOLLOWING FUNCTIONAL BLOCK 78 78
79 LVLE RTN 79
E C DIAGRAMS FOR ADDITIONAL INFORMATION. N.C.
D NOTES: 80 80
1) MGD/RRF/RF
MAGNET ENCLOSURE
(MG2)
DOCK LIMIT MODULE
31
32
33
LONG_3_F
LONG_3_G
LONG_S_0
LONG_S_1
31
32
33
LONG_S_0
LONG_S_1
9,12
13,16
S 9,12
13,16
I RESPIRATION
34 34 LIGHT BAR
(MG2A31) 35 LONG_S_2 35 LONG_S_2
1 R_VLED
LONG_S_3 LONG_S_3 19
36 36
J1 J1 DOCK LIMIT LONG_S_CAL (+12V) LONG_S_CAL (+12V) R_LED9
DCKSTP–P J2 J2 37 37 2
1 1 SWITCH BD MTR–OFF ALMT_LED 7
DCKSTP–N 3 17 38 38
20 9 (MG2A31A1) J5 – 39 MOVE_LED R_MODE
1 37
OFF–RTN SEE SHEET 1 N.C.
39 4
20
UPLMT–P 40 40 TO PAC II
RUN 421 2 2 FOR MORE R_REFA
UPLMT–N J3 41 START_LED 41 EM_STOP 5 (MG2 A11 J4)
21 10 25 GND INFORMATION NC_RET EMERGENCY 8
NOTE 1
TO SRI–3 J3 GND 2 42 42
SHEET 1A OR 1B 6 6 26 43 EM_STOP 43 EM_STOP STOP 6
21
R_REFO
GND LVLE_RET LVLE_RET LVLE_RET
7 7 20 TBL–UP* 44
STR_0_A
44 SWITCH
+8V 3 45 45 7 R_RHI
25 14 21 9
+8V 46 STR_0_B 46
26 15 STR_0_C 8 R_OUT
47 47 EMER_STOP 22
48 STR_0_D 48
STR_0_E READBACK 9 R_RLO
49 49 10
50 STR_0_F 50
10 R_VP
51 STR_0_G 51 23
PATIENT TRANSPORT STR_0_CA (+12V) STR_0_CA (+12V)
DOCK ASSEMBLY 52 52 11 R_GND
(PT1) 53 STR_1_CA (+12V) 53 STR_1_CA (+12V) 11
(MG2A29) 54 STR_1_A 54
PEN PANEL TABLE UP
55 STR_1_B 55
(PP1) LIMIT LINKAGE TABLE FULL UP CONDITION
TABLE UP HYDRAULIC STR_1_C
LIMIT SWITCH 56 56
CYLINDER 57 STR_1_D 57
TABLE (MECHANICAL STR_1_E COLON ECG DISPLAY
(MECHANICAL LINKAGE) LINKAGE) 58 58
DOWN
59 STR_1_F 59
DISPLAY
PEDAL STR_1_G
DOCK MOTOR PUMP PULL RODS 60 60
ON SWITCH TABLE STR_COLON STR_COLON ECG_RET
P1 (MECH LINKAGE) 61 61 25
FROM J47 UP DOWN STR_2_A
SSM J36 PEDAL VALVE 62 62 ECG_DRV
63 STR_2_B 63 12
SHT 4 HYDRAULIC
PUMP RETURN 64 STR_2_C 64
DOCK MOTOR STR_2_D ECG_DRV
(MECHANICAL 65 65 13
COUPLER) STR_2_E
66 66
SUPPLY 67 STR_2_F 67
HYDRAULIC STR_2_G
RESERVOIR 68 68
69 STR_2_CA (+12V) 69 N.C.
STR_3_CA (+12V) STR_3_CA (+12V) 6
70 70
STR_3–A N.C.
71 71 24
72 STR_3_B 72
73 STR_3_C 73 N.C.
NOTES: STR_3_D 26
A 74 74
75 STR_3_E 75
1
76 STR_3_F 76
F B
G 77 STR_3_G 77
EMER_STOP rdbk EMER_STOP_READBACK
REFER TO THE FOLLOWING FUNCTIONAL BLOCK 78 78
79 LVLE RTN 79
E C DIAGRAMS FOR ADDITIONAL INFORMATION. N.C.
D NOTES: 80 80
1) MGD/RRF/RF
J89
BORE LIGHT. 1 2 +15VDC
PATIENT ALIGNMENT LIGHT, 3 11 +/–15V RTN
PAC, –15VDC
9 10
AND +9VDC TO
SRI POWER SUPPLY 12 13 14 PAC J2
4 5 –8VDC
6 8 +9/–8 RTN
7 15
J14
1 EMSTOP
+9VDC F/O PWR J35
12 13 14 20 LVLE RTN
TO
F/O REPEATER J1 9VDC RTN EMSTOP
5 6 7 8 3
22 LVLE RTN
NOTE:
5 OUTPUT EN–P
OUTPUT EN–N 1 OPTIONAL: USED ONLY IF HIGH ORDER SHIM
24
(HOS) INSTALLED. PP1 PHPS J155 TERMINATOR
7 26 +24V TO REMOVED WHEN HOS IS INSTALLED.
8 27 SRI3 J1
SHT 1A
9 28 +24V RTN
10 29
11 30 +24V RTN
12 31
EM STOP J32
11 15 34 +8V
LVLE RTN
24 13 32
ALIGN LIGHT–N +12V,+8V RTN
8 14 33
ALIGN LIGHT–P
FROM 21 J15
RF/SYSTEM CAB BORE VENT–N 1 3 5 7 9 +12V
9
J125 BORE VENT–P 14 16 18 20 22
22 TO
BORE LIGHT–N BORE
10 2 4 6 8 10 +12V RTN LIGHT
BORE LIGHT–P CONTROL
23 BOARD 1 9 15 17 21 22
J11
SS RELAY 1 2 3 4 MOTOR 1
GND
5 CHS GND TO
LONG DRIVE MOTOR
SS RELAY 6 7 8 9 MOTOR 2
FROM NEUTRAL
PDU
(SSM)
CB1 CB2
120VAC, 1φ PATIENT COMFORT FAN F5
120VAC, N 120V SS RELAY PATIENT FAN 120VAC
10A 3A 2 (HOT) TO
PATIENT COMFORT FAN
F6
N PATIENT FAN (NEUTRAL)
(PP1)
BUCK/H–BRIDGE PLUG BORE VENT FAN
INPUT CIRCUIT BUCK CIRCUIT H–BRIDGE CIRCUIT (TO PATIENT HANDLING) F5 J1
BOARD J37 BLOWER
J5 (PATIENT)
U9 F6
(MR1A7A3) F8–10
VENT ON
CB1 AIR
~ (FROMCK/LIGHT BD HOSES
VIA HV BD) F7 GRADIENT FAN
– + J2
+15V,–15V,+5V
FLAT BUS
1
(MR1A7A2) MONITOR MONITOR FRONT
DOOR
AND ENABLE
LED’S DETECT
GND
U10 SWITCHES J3 J5
J1 EFBEN–N 1 7
HEAD
GND 2
TO NB AMP
ALTERA 7064 EPLD UNBLANK–P 12 1
TO AUX
HC711P2 MICROPROCESSOR
AUTO SPECTRO 43 2
ECHO
EFBEN–P
ROM CPUw/ RS–232 INPUT SPECTRO
(SPC WATCH LOGIC PORTS
CODE) DOG PORT1
T/R BIAS S–UNBLK–N 75 8
TPS SPECTRO
RAM RS–232 RS–232 RESET
OUTPUT
APM BOARD J1 S–UNBLK–P 76 3
REGISTERS PORT2 LEVEL 14 BIT TIMER J1–15
EEPROM RS–232 CONVERTERS COUNTER
LOGIC PORTS
UNBLK U18 U11
(MR1A7A1) VENT ON 22 TO REAR I/F BD
TIMERS BUS UBNLNK
(CONFIG) PORT3 CONTRL GATING LOGIC R19 J32
LOGIC DD,TR,MC RFIN ADJ. TP5
ALIGNON–P 14 21
DECIDED I/O A/D TP22
SPI BUS VREFB VREFA OPEN RF IN TP BUFF VCA RF
DECIDED SIGNALS TR DRIVE
PORTS CONVERTR U14 CIRCUIT TP4 U18 ERROR LOOPG 4 QUAD
CONTROL MULTIPIER OUTPUT LIGHTON–N 15 10
OUTPUT DRIVE POWER AMP
+5V U16 AMP U26
PORTS U28 U26 POWER U25 INTEGRATOR U17 CABLE
RFAMPS
SPLITTER
LOG U10 U7 DETECT
LIGHTON–P 20 22
EFB RF OUT
SHORT SPLITTER U24 TP8
U15 U14 CIRCUIT AMPS
MC1–DRIVE R61 TEST
PRE EN VENTON–P 46 22 FROM
JP3 ANITLOG AMP BODY ENV. SYSCAB J25
HV RELAY (NB AMP)
MC1 DET. B
DRIVE NORM U19 LOOP BODY ENV. B ALIGNON–N 47 8 NOTE 2
UNBLANK OPEN
BYPASS B
SPECTRO GAIN
INHIBIT B
RS–422
READY B
U14 CIRCUIT R14
FAULT B
EFB ENABLE ADJ. ADJ. R15
LIGHT ON
INPUT
U25
U24 R22 ZERO MON.LEVEL VENTON–N 78 9
CONV POWER BODY IN B R287
SHORT
10 J46 4
ALIGNMENT ON U15 R58 U14 CIRCUIT SPLITTER AUX–RTS
VENT ON MC2–DRIVE
R311
MC2 POWER BODY BODY BPF B AUX–RXD 44 3
ADJ. CABLE
DRIVE COMBNR
OPEN
U13 CIRCUIT
HEAD BPF B DETECT TP7 MICRO AUX–TXD 65 2 LAPTOP J/F
POWER SUPPLY
HV U22 U21 HEAD ENV. U1
VOLTAGE CONTROLSIGNAL POWER AUX–CTS 66 5
DOCK EN
ZERO
DRIVE OPEN
OVERHEAT FAULT 7 19
U13 CIRCUIT J507 J408 J409 J3 NOT USED J104 NOT USED J106 J107 J103
U13 NOT GND 8
U30
CABLE
SHORT
U13 CIRCUIT
HEAD BODY USED DETECT FJST–I–RTN 9 13
U15
MC4–DRIVE R66 IN B IN B SPECTRO TP19
MC4 J102 ENV. PWRSHO WN 16 11
DRIVE
NOT USED BPF DET. B
SRFD OR SRFD II CABINET NOT GND 17
R96 R97
USED ZERO MON.LEVEL GND 19
FJST–2RTN 39 14
HIGH VOLTAGE
1 BOPRESENT 40 22
+15V 42 1,2
RF MON J503
U46 DUTYFAULT 45 17
CABLE RUN P540015
DETECT TP21 BIASON 48 20
(SPECTRO)
10VI, –10VI, HV SENSE, HV, COMM.
FAULT A
INHIBIT A
BYPASS A
READY A
+15V NOT USED R98 R99
DD MON.LEVEL
–15V ZERO UNBLANK288 80 12
DOCK ON
LIGHT ON ACOURDBK 82 21
ALIGN ON CABLE
GND 81
VENT ON J101 DETECT
SPECTRO TP18 J504
UNBLK2N8/2 33 1
NOT BPF
ENV.
USED DET. A
GND 34–38 TO SRFD RFI J18 OR
MOSI J43 SRFD II J18
R95 41 6
R94
MON.LEVEL
UNBLK2NB/P
SCLK BODY2 ZERO
J501
NB–RTS 53 4
NOTE:
1) GRADIENT
2) MGD/RRF/RF
HFD CABINET
NOTE:
Additional Signal/Cabling detail MR3 HFA–X
MR3 GP3 J20
HIGH FIDELITY
can be found under Interconnects
on the Service Methods CDROM J19
AMPLIFIER–X
I COIL NOT
Refer to the following Functional SUPERVISORY MONITORING J18
USED J6
EMI
Block Diagrams for additional CIRCUIT FILTER TRANSFORMER
information: RESET
J11
1)MGD/RRF/RF HEAT SGA
MDS RESET SYNC CONTROL
TRI 90 SENSOR VOARD
TRI 0
RESET ECC
OPTIONAL: Used only if ICOIL J5
1 BACKPLANE BOARD
Patient Handling Power Supply CAN RESET
(PHPS) is not installed. J8 RESET
RESET
IREF IERROR VDRIVE
terminator removed when RESET DELAY
PHPS is installed. GATE POWER
LDIDT DRIVER BUS BAR
2 Present only on Forward BOARD (HIGHER
Production or Pre–EXCITE INVERTER)
upgrade systems.
VOLTAGE POWER
DSP2 SCALER BUS BAR
J16 PRBLEM BOARD (LOWER CAB
INT J10 INVERTER) TB1 I/F
TEST
NOT J17 POINTS
USED TRI 90 J3
MONITORING J3 X+ 1+
TRI 0 FILTER
BOARD J2 X– 2–
SDRAM ECC
ICOIL J1 J4
J22
NOT RS232
USED XCVR VDRIVE
IREF IERROR
DSP1
RESET X
PEN PANEL CAN
Y+ 3+
J4
(SEE NOTE 1) mP LDIDT J5 J3 TO PEN PANEL
CAB DSP2
Y Y– 4– (BRM BODY COIL) OR
I/F BUS J2 TWIN ACCESSORY CAB
PHPS 1 J6 (TRM BODY COIL)
MR3 HFA–Y SHT 2
J8 J8 Z J4
2 J154 T CAN
FPGA J11
HIGH FIDELITY
XCVR JTAG J1
CONFIG TRIANGLE AMPLIFIER – Y
DEVISE GEN
TRI 90
SGA TRI 0
CONTROL/ 5+ J5
STATUS ECC Z+
FPGA J5 J3
CONFIG ICOIL Z– 6–
CONFIG GSCP J2
DEVISE
SYSTEM CABINET (NOT USED) VDRIVE J6
IREF IERROR
OR MR3 HFA–Z J4
RF/SYSTEM CABINET DSP1 HIGH FIDELITY
BUS AMPLIFIER – Z J1
(SEE NOTE 1) LDIDT
CAB
DRIVER I/F FPGA
MODULE J56 J7 J7 FLASH SDRAM J13
J1 PS
CONTROL/
STATUS
J15
PDU
STIF CLK
J17 J2
J1 RS422 NOT
BD J11 DAB RX USED 208 VAC
XDATA J2 J14
J14 HSSD
YDATA J3 INPUT RS422 NOT
J13 M/S SGA
ZDATA J4 XCVR USED
J12 POWER
ASM SUPPLY
DUART INT DUARTE
CE MUX SELECT/ENABLE
J5 J9 SELECT
TO TAC CABINET J12 RS232 L1
SHT 2 XCVR 420 VAC 420 VAC
USED ON TWINSPEED ONLY A/D INPUT L2 SSM
J5 CHANNEL
DUART L3 RFI
NOT PC
USED J6 FAN 208VAC 3φ
ONBOARD HOST
POWER L1 K1 SYSTEM CAB
J21 16 CH 16 CH 16 CH 16 CH SUPPLY INCOMING L2 SHIM P.S.
NOT SSI Synchronous Read Loop MUX MUX MUX MUX POWER
RELAY
USED MOITORING 4–Level FIFO in FPGA L3 MAG P.S.
MNS (SPARE)
GRADIENT – HFD
SHEET 1A OF 2
GRADIENT 1–1
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
CALCULATION CONTROL
XDATA J2 HSSD +5V
DAC
J14 FIBER ECC MR3 SGA – X
YDATA J3 INPUTS IGRAD
J13 IERROR SWITCHABLE
ZDATA J4 ERROR + GRADIENT
J12 LOOP + +
ÏÏÏÏ
ÏÏ
TXMDS DETECTION – AMPLIFIER – X
MATCH
DERIVATIVE
MDS J20 DI/DT
8:4
LINK J21 RXMDS
ÏÏ
ÏÏ
ÏÏ
1 PI J6
J16 LOCAL ECC EMI
DATA COMP FILTER TRANSFORMER
ÏÏ Ï
GRADIENT IREG
DATA UPDATE LOOPGAIN
SAMPLING REGISTERS DIGITAL SLEW
ÏÏÏ
ÏÏ ÏÏ
ÏÏÏÏÏÏÏÏÏ
Ï Ï
TUNING LCOIL
VCNTRL
LIMIT
ICOIL
HEAT
ÏÏ
ÏÏÏÏÏÏÏÏÏ
Ï
PLL/
SRF CABINET OSC J7 SYNC
(SEE NOTE 1) SENSOR
ÏÏ
Ï ÏÏ
Ï
J8
TRIANGLE GEN./
CAB V’OD CLOCK
ÏÏ
ÏÏÏ
Ï Ï Ï
I/F J9
DSP PROCESSOR
320C31–40
ÏÏ
Ï
ÏÏÏ
TX J5
1 SGA BYPASS SWITCH BACKPLANE BOARD
J5
ÏÏ
ÏÏÏÏ
HANDSHAKE
RX J1 AND
J6 MDS CONTROL
ÏÏ
DUART
ÏÏ
Ï ÏÏ
ÏÏ
ÏÏÏ
J5 DEBUG
J16 PORT
TO TAC CABINET J12 POWER
ÏÏÏ
Ï ÏÏ
SHT 2 ANALOG GATE
USED ON TWINSPEED ONLY SRAM SERVICE BUS BAR
256K X 32 MODULE TABLE DRIVER (HIGHER
ÏÏ
ÏÏÏÏ
Ï
ÏÏÏ
BOARD INVERTER)
ÏÏ
ÏÏ
FLASH
256K X 8 SGA – PS LEVEL SHIFT VOLTAGE
POWER
ÏÏ
SCALER
BOARD BUS BAR
(LOWER CAB
INVERTER) TB1 I/F
FAN
X+ 1+ J3
FILTER J3
MR3 SGA – Y BOARD J2 X– 2–
SWITCHABLE
GRADIENT J5 J1 J4
AMPLIFIER – Y Y+ Y+ 3+
J4
TO PEN PANEL
J1 J2 (BRM BODY COIL) OR
Y– Y– 4–
J3 TWIN ACCESSORY CABINET
NOTE: J4 J6 (TRM BODY COIL)
Additional Signal/Cabling detail SHT 2
can be found under Interconnects J5
MR3 SGA – Z Z+ Z+ 5+
on the Service Methods CDROM J2
SWITCHABLE Z– Z– 6–
Refer to the following Functional GRADIENT J3
Block Diagrams for additional AMPLIFIER – Z SGA PS
information: SGA PS
1)MGD/RRF/RF J5
J1
SYSTEM CABINET
L1 K1 SHIM P.S.
INCOMING L2 RELAY
POWER MAG P.S.
L3
MNS (SPARE)
GRADIENT – ACGD
SHEET 1B OF 2
GRADIENT 1-2
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
FROM J3
HFD CABINET I/F Y+ 3 Y3
SHT 1A
OR
Y
ACGD CABINET I/F J4
Y– 4 Y4
SHT 1B
J5
5 Z5
Z+
Z
J6
Z– 6 Z6
SYSTEMS WITH
TRM BODY COIL
1 TWIN ACCESSORY CABINET (TAC)
J8
INCOMING POWER INCOMING POWER 208V 2 PHASE
208V 2 PHASE
J10
CHILLER VACUUM VACUUM
GAUGE SENSOR
FROM
HFD CABINET I/F YZM+ YZM+
SHT 1A Y+
OR YZM– YZM–
ACGD CABINET I/F Y–
SHT 1B
ZZM+ ZZM+
Z+
ZZM– ZZM–
Z–
YZM–
YWB+ YWB+
Y–
YWB– YWB– YWB–
ZZM–
ZWB+ ZWB+
Z–
ZWB– ZWB– ZWB–
INNER OUTER
GRADIENT COIL GRADIENT COIL
GRADIENT CHAIN HARDWARE
SHEET 2 OF 2
GRADIENT 1–3
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
PDU
TABLE OF CONTENTS
Note:
PDU found in Vendor Manuals only. (SEE SERVICE METHODS CDROM)
PDU i
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
MGD/RRF/RF (1.5T)
TABLE OF CONTENTS
SECTION PAGE
MGD/RRF/RF (1.5T)
i
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
SECTION PAGE
MGD/RRF/RF (1.5T)
ii
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
SECTION 1 – MGD/RRF/RF SUBSYSTEM (1.5T)
TERM
SERVER
1 DRF2 BOARD (FRONT SLOT 7)
(SHT 2) B1 2
APS FILTER ENGINE
GOC AUDIO ASM TO/FROM IRF I/O
(SHT 2) B2 3 SERIAL (CHANNEL 0)
5 A WAVEFORM SERIAL DEBUG DSP FILTER ENGINES
NOTE 1 (SHT 2) 1 100MHz CHANNELS 1–15
TO/FROM STIF B3 4 320C6201–200
(FOR TPS RESET) SSRAM
(SHT 2) EMIF (128k x 32)
RAVEN
E’NET
DEC 21140
4MB
FLASH 10/100Mb/s
DUAL
SERIAL PCI–GP BUS I/F CLK RECEIVER
SSP I/F
(PLX 9054, DIST I/F
CPLD & LOGIC
NVRAM
RTC PCI
NOTES:
Î ÎÎ Î Î Î
Additional Signal/Cabling detail can be found under PCI to
2 – SYNC/ASYNC
OPTIONAL E’NET
Interconnects on the Service Methods CDROM. ISA/IDE
Î Î
ÎÎ Î Î Î
BRIDGE J1 J2 J3 J4 J5
Refer to following Block Diagrams for additional
DUAL USB
PCI to PCI
Î Î Î
ÎÎÎ Î Î ÎÎÎÎÎÎÎ
Î
information: BRIDGE
21154
1)OPERATOR WORKSPACE
Î Î ÎÎÎÎÎÎÎÎÎÎÎ
Î ÎÎ
RECEIVE DATA BUS
C1 (SHT 2)
Î Î Î ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î
SEQUENCE DATA BUS
1 There are 16 Receive Channels on each DRF2 Board. C2 (SHT 2)
J5 J4 J3 J2 J1
Each system has one DRF2 Board.
Î
ÎÎÎÎ Î
20MHZ CLOCK BUS
C3 (SHT 2)
2 Reflex 200 AP has single AP Board
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ Î Î Î
(two CE nodes, 1GB MEM total).).
PCI 1 64 BIT, 33 MHZ
Î
ÎÎÎ Î ÎÎ
ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î
3
Reflex 200B AP has second AP Board
(two CE nodes, 1GB MEM total).
Î Î Î ÎÎ Î Î ÎÎÎ
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎ Î E TO/FROM
Reflex 400 AP has second AP Board
ÎÎÎ ÎÎÎ Î Î
Î ÎÎÎ
AGP INTERNAL PCI
(four CE nodes, 2GB MEM total). 64 BIT, 33MHZ
(SHT 2)
ÎÎÎ ÎÎÎ
Reflex 400B AP has second AP Board
(four CE nodes, 2GB MEM total). J5 J4 J3 J2 J1 J2 J1
FROM/TO D1
SYSTEM CABINET
ETHERNET SWITCH D2
SHT 1 GIGALINK SRF/TRF BOARD (FRONT SLOTS 13 & 14)
”GIGALINK” FIBERLINK RF EXCITE COMMANDS, RCV DATA CHNS 9–16
TO/FROM RF DIF2 TRF SRF RF SEQUENCE SSP/GRAD
RJ45 RJ45
CLOCK SYSTEM TX0 RX1
SHT 3B 3 SOURCE RESET GENERATION RX0 TX1 SEQUENCE SCP2 BD
DEBUG TO HOST B1 DSP TX1 RX0 DSPGENERATION THRU–LINE
SHT 1
J6 WARP/WAM HPI 320C6201–200 (FRONT SLOT 12) TERMINATOR
COM1 RJ45 J7 RX1 TX0 320C6201–200
LED SW PWR TP
AGP BOARD (FRONT SLOT 10) IRF2 BD
4–DABOUTs EMIF HPI EMIF HPI EMIF (MOTOROLA
TMR0
MOTOROLA MCP750 (FRONT SLOT 11) TMR1 GRAD SEQUENCER DATA CPV3060)
RX0
L2 CACHE PPC CORRECTED GRAD/B0 DATA
1MB TX0
750 DSP TX1 CAN
SDRAM SDRAM PMC1 TO/FROM
320C6701–166RX1 4M x 32 4M x 32 SLOT CARD
4MB MEMORY (SLOT 2) RF–DIF BOARD
FLASH 32–128MB MEZZANINE HPI J22
HPI
SMC 0
SPU SHT 3A OR 3B
EMIF
TMR0/1 SPU TRIGGERS DPR DPR
PCI–GP 4K x 32 4K x 32
RAVEN BUS I/F TX0 SAMPLED GRAD DATA
E’NET SEQ BUS RX0 INTERNAL PCI
(PLX 9045, PAC SYNC DATA
DEC 21140 I/F CPLD & LOGIC) TX1/RX1
DUAL DSP
10/100Mb/s & DECODE 320C6701–166 DPR MPC860T
SERIAL DPR
4K x 32 1 4–SCCs
MONITOR MEM 2–SMCs
NVRAM REMOTE STATUS I/F 1–10/100bT
RTC RF DPR
RCVR DUART 4K x 32
PCI I/F SYNCHRONIZER BUFFERS
PCI TO BUS
SDRAM
2 – SYNC/ASYNC
ISA/IDE OUTPUT
4 – DABOUTs
Î ÎÎ
PCI–GP Bus I/F
(PLX 9054,
CPLD AND LOGIC J5 J4 J3 J2 J1
CLK
Î Î
ÎÎÎ
Î Î Î Î Î Î
ÎÎÎ ÎÎ
Î
J5 J4 J3 J2 J1 J5 J4 J3 J2 J1 DIST
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î Î Î Î Î Î Î Î Î Î
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î Î Î Î Î Î Î ÎÎÎ
Î Î Î
RECEIVE DATA BUS
RECEIVE DATA BUS C1 J5 J4 J3 J2 J1
SHT 1
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î Î Î Î Î ÎÎÎ
Î Î
SEQUENCE DATA BUS SEQUENCE DATA BUS
SEQUENCE DATA BUS C2
SHT 1
20MHZ CLOCK BUS 20MHZ CLOCK BUS
Î Î Î
Î ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î Î Î
20MHZ CLOCK BUS C3 SPU
SHT 1 WAVEFORM I/F
ÎÎÎÎÎÎÎ
Î Î Î Î
TO/FROM
AGP INTERNAL E cPCI_2 64 BIT, 33 MHZ cPCI_2 64 BIT,
ÎÎ Î
PCI 64 BIT, 33 MHZ
33 MHZ WAVEFORM
SHT 1 PC SERIAL
J5 J4 J3 J5 J4 J3
IRF I/O BOARD STIF BOARD
AUX SERIAL
(REAR SLOT 11) (REAR SLOT
HIGHSPEED
AC LINE TRIG
MEASURE I/O
RECEIVER
SERIAL I/F
SCB BUS
MDS FIBER
MDS FIBER
SSP OUT
TO SYNC
BUS TAP
SRI RESET
13 & 14)
RM–RF
ASYNC
SRI FIBER
SRI FIBER
ASYNC
TEMP
SEQ BUS
WARP
DECODE TO SYNC
PAC
NOTES: FIBER
Refer to following Block Diagrams for
additional information: J21 J22 J20 J23 J9 J10 J3 J12 J13 J14 J11 J4 J1 J2 J8 J5 J6 J7 J20 J21 J18 J19 J16 J15 J17
RS–422
GRAD
CLOCK
10 MHZ
1)GRADIENT
GDAT CLK
CHNS 1–8
GIGALINK
RXD MDS
TXD MDS
RXD PAC
TXD PAC
RXD SRI
TXD SRI
RST SRI
J10
GDAT Y
GDAT X
GDAT Z
2)PATIENT HANDLING TEMP AC DIST
WAVE
HOST
SMC
SENSOR PANEL
MUX
WAVEFORM SERIAL A NOTE 1 TO SRI BD NOTE 2
PDU RF DOOR MAGNET MONITOR J9 J3
(SHT 1A OR 1B) SWITCH RCVR XMIT TO SRI BD NOTE 2
J10 XMIT RCVR J4
TO FROM SRI BD NOTE 2
TO/FROM J8 J2
RF CABINET TERM SERVER PORT 4 B3 GRADIENT CABINET XMIT RCVR FROM PAC BD
1 NOTE 1
SHT 6 OR 7A SHT 1 MG2 A11 A1 J1/J10
EXCITE 12. x MGD/RRF/RF SUBSYSTEM FROM
RF CABINET
SHT 10
1
MGD CHASSIS – SEQUENCE SEGMENT 4 TO PHPS J32 SHT 6 OR 7B
SHEET 2 OF 14
J1 J4 J3 J2 J4 J3 J2 J1 J2 J5 J4 J1
EXCITER2 BD
EXCITER BOARD – SLAVE (REAR SLOT 6 & 7) RECEIVER2 BD
(FUTURE OPTION 14 BIT @ 2.25MHZ BPF 5 MHZ 135 MHZ (REAR SLOT 10 & 11)
FOR SPECTRO) 20 MHZ DDS SAW FILTER SAW FILTER 135 MHZ 1MHZ (+/–250KHZ) LPF LPF RCVR 1–4 (IN)
(REAR SLOT 9) DAC 5MHZ LPF @ 141.7 MHZ @ 141.7 MHZ LPF AMP SAMPLE MIXER FROM
AMP LO OUT UTNS
14 CH1 DIGITAL BLANKING RCVR1 BOARD J7
#1
TO/FROM
MGD CHASSIS RRF CHASSIS ”GIGA LINK” FIBER LINK
IRF I/O BOARD J20
SHT 2
TO/FROM CAN I/F – 1
CAN ON SCP CAN I/F – 2 CAN I/F
SHT 2
TO/FROM J23 J22 J21
DRIVER MODULE UTNS Address/Data/Control
SHT 5A RX_Clock
OR High–Speed UTNS I/F
RX_Data I/F Flag
ASC CHASSIS J23 J22 J21
SHT 13 RX_Fiber Fiber– Rcvr Data Data
Optic TX_Data DTNS I/F
2ND ”GIGALINK” LEDs I/F Data
TO/FROM FIBERLINK Clock
D RX DETECT TX_Fiber RCV 1–4
MGD CHASSIS Rcvr A Address/Control RCVR A I/F
IRF2 J7 D TX READY
Reset_n
SHT 2 D TX LCKD
RCV 1–4 UNBLNK J17 RCV 5–8
D 20MHZ OK Control Rcvr B Address/Control RVCR B I/F
CAN
SMB
RCV 5–8UNBLNK J18 D 2.5V OK
D 3.3V OK CAN JTAG I/F CAN LED
SERVICE INVIEW J19 Clock Exciter Clock
D CAN STAT D –1
OUTPUTS EXC UNBLNK Exciter Address/Data/Control
J20 D CAN ERR BUFFERS/
Status/Rx Bus RCVRS
DDS and Sine Rho/Synth Data
RCV 1–4 UNBLNK J17 Look up for
High Speed LED Master Exciter
SMB RCV 5–8UNBLNK Service
J18
SERVICE DAC
OUTPUTS INVIEW J19 Rho/Theta or Omega Data
LED I/F
TO EXC UNBLNK DDS and Sine
J20 Rho/Synth Data
SYSTEM CABINET Look up for BUFFERS/
Rho/Theta or Omega Data RCVRS
I/F J24 Slave Exciter RF–DIF BOARD
OR FROM
RFS CABINET FRONT PANEL J1 (FRONT SLOT 10 & 11)
I/F J24 I/O BOARD J1 J2 J3 J4 J5
(FOR MAGNET SHT 4B OR 4C J1 RF–DIF BOARD
MONITOR) (FRONT SLOTS 1 & 2)
J2 J3 J4 J5
J1 J4 J3 J2 J4 J3 J2 J1 J2 J5 J4 J1
EXCITER2 BD RECEIVER2 BD
EXCITER BOARD – SLAVE (REAR SLOT 6 & 7) (REAR SLOT 1 & 2)
(FUTURE OPTION 14 BIT @ J2 J5 J4 J1
RRF CHASSIS
J1 J4
RRF CHASSIS
J1 J4
RRF CHASSIS
J1 J4
16dB
CH10 AMP AMP
RF OUT
0.5dB RCVR5 MC9
ATTEN. RCVR 10 6 Source
LC DELAY LINE
m–WAVE Select
15.5 dB m–WAVE MC13 J201
ATTEN. BLANKING J6 6
TO 2ND MC 9–16 IN J5 FROM
R1≤8 50W
(SEE SHT 4D)
RCVR BD J7 SWITCH
MC 10–12 16 CHANNEL
RRF CHASSIS
MUX BOARD UTNS–3 BOARD RECEIVER/ RFS CABINET OR SYSTEM CABINET I/F PANEL
RECEIVER–2 BOARD PENETRATION PANEL (PP1)
CH. 8/16 CH. 8/16 CH. 1/9 CH. 1 CH. 9 BODY IN CH. 1 CH. 9 BODY IN
CH. 7/15 CH. 7/15 CH. 2/10 CH. 2 CH. 10 OPEN CH. 2 CH. 10 OPEN
CH. 6/14 CH. 6/14 CH. 3 CH. 11 OPEN CH. 3 CH. 11 OPEN
CH. 5/13 CH. 5/13 Not Used CH. 4 CH. 12 OPEN CH. 4 CH. 12 OPEN
CH. 4/12 CH. 4/12 CH. 5 CH. 13 OPEN CH. 5 CH. 13 OPEN
CH. 3/11 CH. 3/11 CH. 3/11 CH. 6 CH. 14 OPEN CH. 6 CH. 14 OPEN
CH. 2/10 CH. 2/10 CH. 4/12 CH. 7 CH. 15 OPEN CH. 7 CH. 15 OPEN
CH. 1/9 CH. 1/9 LO 1–4 or CH. 8 CH. 16 UTNS 3 CH. 8 CH. 16 UTNS 3
9–12 ANT. IN ANT. IN
REAR PEDESTAL(MG3)
NOTE:
Depending on where boards
are located each can service
either channels 1–8 or 9–16. NOTE:
1 Located in Rear Pedesatal, see Sht 8.
DRIVER MODULE J7 J1
DRIVER CONTROL BOARD Bi–Directional CAN Comm
CAN CORE BOARD TERM
FAN +12 VDC TRDD Drive Pwr J11 (DAUGHTER CARD) DSP1
AC–DC CAN COMM J2 J13 J6 Bi–Directional CAN Comm J2
MULTIPLE –15 VDC TRDD Drive Pwr & MODULE TO/FROM
J20 TS1 OUTPUT STATUS RRF CHASSIS
120 VAC J20 RF–DIF BD J23
CB1 POWER +/– 12 VDC Mixed Signal Pwr J2
SUPPLY TO TR/DD BOARD (FUTURE) SHT 3A OR 3B
J1
+/– 15 VDC Preamps & Aux Pwr J19
J12 TO MCD2 BOARD (FUTURE)
FAN + 24 VDC Isolated Network Driver
Power SYS CAB
+ 24 VDC For HV Supply POWER Sense MC Aux Pwr (+/– 15VDC) I/F
MC Preamp Pwr (+15VDC)
+/– 10VDC MC Drive Power J16 MANAGEMENT J4 J3 J62 TO
16 Channel Switch & Power (+/–15VDC) 16 Channel Switch Control PEN PANEL
MC2 DRIVE POWER OUT J15 J77
(FUTURE) High Speed Data I/F (FUTURE)
J3 High Speed Data I/F J4 SHT 9A
HV POWER + 24 VDC J10 (FUTURE)
SUPPLY J8 FPGA HV Disable, Serial ID
MC Disable Sw FRONT PANEL
J3 (DRIVER DD Disable Sw I/F BD Disable HV, TR,
Cable Fault
SYS CAB J17 Driver Control & Serial ID
I/F UDB Power CONTROL) TR Disable Sw Switches DD, MC
Serial ID, Unblanks, Unblank Enable HV Disable Sw
J55 J6 Head T/R Bias Inhibit Unblank CCC Debug Port CCC Error,
TO SRFD J9 J8 J2 J21 CCC Status,
CABINET J53 J7 Body T/R Bias J1 CCC HRT,
SHT 6 OR 7B J10 J9 DCB HRT,
Unblank Enable, Cable Faults, Switches LEDs
J52 J8 MNS T/R Bias Module Error,
TO MNS J9 J10 Unblanks, DCB Inhibit ANALOG Serial ID, Debug Ports, Driver Fault,
LED Drive, +/– 12VDC, Debug Unblank MUXING Unblanks, LED Drive Unblank:
J44 J21 BD1 Serial ID 3.3VDC NB,BB,CW,
J92 TR–DD
DRIVER BD LOW PASS INHIBIT
J45 J22 BD2 DSP2 FILTERING
J93 Unblank TP1, TP2,
TO J46 J23 DD (DRIVER OUTPUT SPI, Unblank, Inhibit Unblank
Test Points TP3, GND
PEN J94 J2 MONITORING) Board Present, Cable Present
PANEL J47 J24 BD3 J21
HV FILTER J95 CCC De–Bug
J48 J25 BD4 J22 Port
J96 J15 J18 J9 J17 J19 DCB De–Bug
Port
UNBLANK DISTRIBUTION Cable Fault
SPARE J15 J15
BOARD
Not Used
MCD_SN
Self–ID
UPM NB1 J11 J11 J10 +12 V DC
Not Used –12 V DC
Vref
J3
J12 J12 CONTROL BOARD&CABLE_PRESENT_IN Reference
UPM NB2 Unblank of A Scaling
Not Used Unblanks, BOARD_PRESENT_OUT
Outputs
Unblank Enable, VREF1/2/3
MNS IF J13 J13 Inhibit Cable Sense,
CABLE_PRESENT_OUT
B
Buffer
Unblank Amps
Not Used LEDs
Inputs +3.3V DC V_IN_RCV
RFI/Amp IF J14 J14 Control 1
Not Used Sense 1
Driver Output 0
0
J3
SPARE J16 J16
Not Used SYS CAB
Serial ID, I/F 1
Status, Sense, Control 2
J17 J17 Sense 2
Driver Output 1 MC00–
SPARE Control, Power 1 J2 MC15 J61 MC1–16
Not Used (+/– 12VDC, TO
Unblanks, EFBEN J18 J18 3.3VDC) PEN PANEL
SSM J5 J78
EFBEN SHT 9A
Unblank Control N
J19 J19 Driver Output N
FROM Inputs EFBEN Sense N N
FRONT PANEL
+10V_SENSE Sample, Scaling
I/O BOARD J16 CABLE_PRESENT_SEND
SHT 4A & Invert
A
+10V_SENSE Load
Sample & Loopback
Scaling B
Drive Power J1 +10V DC CABLE_PRESENT_RCV
SYSTEM CABINET I/F (MR2 A15) +/– 10VDC
J18 TO SRFD OR SRFD2 SSM J5 –10V DC 1
SHT 6 OR 7B MC DRIVER BOARD 1 MC16–
J66 MC17–32
J1 MC31
J2 TO
MC DRIVER BOARD 2 PEN PANEL
J10 J203
SHT 9A
EXCITE 12.x MGD/RRF/RF SUBSYSTEM NOTE:
MC DRIVER NUMBERING INSIDE THE
DRIVER MODULE (Upgrade with SSM) 1 DRIVER MODULE IS 0–15 AND 16–32..
OUTSIDE NUMBERING IS 1–16 AND 17–32.
SHEET 5A OF 14
Cable Fault
J17 Driver Control & Serial ID
UDB Power CONTROL) TR Disable Sw Switches DD, MC
Serial ID, Unblanks, Unblank Enable HV Disable Sw
J2 Inhibit Unblank CCC Debug Port CCC Error,
J21 J1 CCC Status,
CCC HRT,
J6 Head T/R Bias DCB HRT,
TO SRFD II J9 J8 Unblank Enable, Cable Faults, Switches LEDs
CABINET J7 Body T/R Bias Module Error,
J9 Unblanks, DCB Inhibit Serial ID, Debug Ports, Driver Fault,
SHT 7C J10 LED Drive, +/– 12VDC,
J8 MNS T/R Bias Debug Unblank Unblanks, LED Drive Unblank:
TO MNS J9 J10 Serial ID 3.3VDC NB,BB,CW,
LOW PASS ANALOG INHIBIT
J21 BD1 DSP2 FILTERING MUXING
J92 TR–DD SPI, Unblank, Inhibit Unblank Unblank TP1, TP2,
DRIVER BD (DRIVER OUTPUT Test Points TP3, GND
J22 BD2 MONITORING) Board Present, Cable Present
J93 J21
TO J23 DD CCC De–Bug
PEN J94 J2 J22 Port
PANEL J24 BD3 J15 J18 J9 J17 J19 DCB De–Bug
HV FILTER J95 Port
J25 BD4 Cable Fault
J96
MCD_SN
Self–ID
+12 V DC
Vref
–12 V DC
J3
BOARD&CABLE_PRESENT_IN Reference
A
J15 J15 UNBLANK DISTRIBUTION Scaling
SPARE BOARD_PRESENT_OUT
BOARD
Not Used CABLE_PRESENT_OUT VREF1/2/3 Buffer
B Amps
J11 UPM NB1 J11 J10
TO ASC CHASSIS +3.3V DC V_IN_RCV
SLOT 15, J3
CONTROL Control 1
J12 J12 Driver Output 0
TO ASC CHASSIS UPM NB2 Unblank of Sense 1 0
Unblanks, J3
SLOT 11, J3 Outputs
Unblank Enable,
J13 MNS IF J13 Inhibit Cable Sense, Serial ID,
TO ASC CHASSIS Unblank Status, Sense, Control 2 1
SLOT 6, J5 Inputs LEDs Sense 2
Driver Output 1 MC00–
Control, Power 1 J2 MC15
J14 J14 MC1–16
RFI/Amp IF (+/– 12VDC,
TO ASC CHASSIS 3.3VDC) TO
SLOT 8, J5 J5 PEN PANEL
J16 J16 J78
SPARE SHT 9A
Not Used Control N
Driver Output N
Sense N N
J17 SPARE J17
Not Used +10V_SENSE Sample, Scaling
& Invert CABLE_PRESENT_SEND
J18 Unblanks, EFBEN J18 Load
A
SSM +10V_SENSE Sample & Loopback
Not Used EFBEN Scaling B
Drive Power J1
Unblank +/– 10VDC +10V DC CABLE_PRESENT_RCV
J19 Inputs J19 EFBEN
1
FROM –10V DC
FRONT PANEL MC DRIVER BOARD 1 MC16– MC17–32
I/O BOARD J16 MC31 TO
SHT 4A J1 J2
MC DRIVER BOARD 2 PEN PANEL
J10 J203
SHT 9A
EXCITE 12.x MGD/RRF/RF SUBSYSTEM NOTE:
MC DRIVER NUMBERING INSIDE THE
DRIVER MODULE (Forward Production, RFS Cabinet, no SSM) 1 DRIVER MODULE IS 0–15 AND 16–32..
OUTSIDE NUMBERING IS 1–16 AND 17–32.
SHEET 5B OF 14
FLAT BUS
(MR1A7A2) MONITOR MONITOR FRONT J3 J5
AND ENABLE DOOR GND
U10 SWITCHES
LED’S DETECT EFBEN–N 1 7
J1 GND 2
HEAD +5V 3
EFB RF OUT
SHORT SPLITTER U24 TP8
U15 U14 CIRCUIT AMPS
MC1–DRIVE R61 TEST
PRE EN ALIGNON–N 47 8
JP3 ANITLOG AMP BODY ENV.
HV RELAY (NB AMP)
MC1 78 9
UNBLANK DRIVE NORM U19 LOOP DET. B BODY ENV. B VENTON–N
OPEN
BYPASS B
SPECTRO GAIN J46
INHIBIT B
RS–422
READY B
U14 CIRCUIT R14 10 4
FAULT B
EFB ENABLE ADJ. ADJ. R15 AUX–RTS
INPUT U24 MON.LEVEL
LIGHT ON U25 R22 R287 ZERO
CONV POWER BODY IN B
ALIGNMENT ON U15
SHORT
U14 CIRCUIT AUX–RXD 44 3
R58 SPLITTER
VENT ON MC2–DRIVE
R311
BODY BODY BPF B AUX–TXD 65 2 LAPTOP I/F
MC2 POWER CABLE
ADJ.
DRIVE COMBNR AUX–CTS 66 5
OPEN HEAD BPF B DETECT TP7
U13 CIRCUIT MICRO
POWER SUPPLY
HV CONTROLSIGNAL U22 U21 POWER HEAD ENV. U1 AUX–DTR 67 20
VOLTAGE
DOCK EN
MON.LEVEL 8
MC3 GND
+5
ZERO
DRIVE OPEN
U13 CIRCUIT J507 J408 J409 J3 NOT USED J104 NOT USED J106 J107 J103 FJST–I–RTN 9 13
U30 U13 NOT
CABLE
SHORT
U13 CIRCUIT
HEAD BODY USED DETECT
PWRSHO WN 16 11
U15
MC4–DRIVE R66 IN B IN B SPECTRO TP19
NOT USED J102 GND 17
MC4 ENV.
BPF
DRIVE
SRFD CABINET (SHT 7A) DET. B GND 19
NOT
R96 R97
USED ZERO MON.LEVEL FJST–2RTN 39 14
RFI MODULE
(MR1 A23) HEAD COUPLE B BOPRESENT 40 22
J5
HIGH VOLTAGE
BODY COUPLE B +15V 42 1,2
J6 1
DUTYFAULT 45 17
PWR MONITOR RF MON J503 RUN P540015
J18 BIASON 48 20
U46
CONTROL (SPECTRO)
CABLE
DETECT TP21
PAC8/9 49
10VI, –10VI, HV SENSE, HV, COMM.
COMMUNICATION LINE
DETECT
FAULT A
INHIBIT A
BYPASS A
READY A
R98 R99
DOCK ON DD NOT MON.LEVEL ACOURDBK 82 21
LIGHT ON USED RF AMP 1 ZERO
RF MON
J3 CABLE UNBLK2N8/2 33 1
J11 J101 DETECT
RF IN SPECTRO TP18 GND 34–38 TO RFI
NOT ENV. J18 SHT 7A
J16 J1 BPF DET. A UNBLK2NB/P 41 6
COM USED
J43 J501
MOSI
J4 R94 R95 NB–RTS 53 4
J1 ZERO MON.LEVEL TO RFI
SCLK BODY2 RF OUT N0–TXD 68 3 J18 SHT 7A
NB–RXD 64 2
J5 J4 J9 J1 MDS–RXD 71 RX FROM GRAD CAB
RF AMP 2 (NOTE 1)
AMP2 DRIVE MDS–TXD 72 TX TO SYS CAB J16
REAR PANEL ASM J503 RF MON J12 SHT 2
PORT SHT 7
NB SERIAL AMP2 IN
J501 J2
1 2 J3 1 PCM SHT 7
3 J504
J17 AMP2 COMM
RF IN FROM J1 SHT 7
FROM SYSTEM CAB J1 J14
SYSTEM SUPPORT MODULE (+8V XMT/ SHT 4A OR 4B
J19 L2, L3, GND
NOTE 2 –12.25V
TO SYSTEM CAB J55
SHT 5A RECEIVE) HEAD T/R BIAS
J9 REFER TO THE FOLLOWING FUNCTIONAL BLOCK DIAGRAM
FOR ADDITIONAL INFORMATION:
EXCITE 12.x MGD/RRF/RF SUBSYSTEM (+4V XMT/
–12.25V
(Upgrades Only) TO SYSTEM CAB J53 RECEIVE) BODY T/R BIAS
J10
NOTE:
SHT 5A 1) GRADIENT
SRFD POWER CABINET – SYSTEM SUPPORT MODULE
SHEET 6 OF 14 2) PATIENT HANDLING
RFI
(MR1A23)
BLK
RED
ÁÁ
ÁÁ
J19
220V
TB1
ANALOGIC
RF
ÁÁ
EXT CONT J1 AMPLIFIER
GRN/YEL
ÁÁ
RED #1
J20
BLK 220V
RFA POWER GATING GATING
HEATSINK ASSEMBLY DRV_IN 0° FET +45dBm 0° FET
30A BREAKER GRN/YEL Preamp Preamp GATING 21dB 12dB
J3
ÁÁ
RF INPUT Attenuator Gain/Phase FET
12dB 16dB Compensation 18dB Xformer
RED –14dB –6dB
Network FET FET
SW J21 nominal
21dB 12dB
BLK POWER 180° 180°
FROM +24dBm GATING
0dBm +12dBm –2dBm +14dBm +12dBm
ORN PDU GATING GATING GATING 0° AC INPUT CABLE
HSTEMP_DAC FET
RF OUTPUT FET x 4 12dB
0.4A 0.4A GRN/YEL 9kW GAIN_DAC 12dB
(69.54dBm) DELTA_TJ+_DAC 0°
FET
BLK Typical Amp Stage 12dB
180°
BLK FAN J4 GATING CB1
12dB 180° GATING
64dB
FET x 4 FET x 4 CIRCUIT
GATING 12dB BREAKER
0° 52dB
POWER SUPPLY J2B 3–way 250V, 20A
REFLECTED 3–way Typical Amp Stage
Combiner Splitter
RED/BLU 1 BLU GATING 52dB
5 –OUT MONITOR 12dB 180°
ORN/BLU 2 GRN 64dB FET x 4 57dBm
1 +/–15V COM FET x 4
12dB GATING 52dB
BLK 3 RED RF 0°
3 +OUT SAMPLE P1
4 NC Typical Amp Stage
J2A
HS_TEMPH_V
2 FORWARD
CMD_LTCH_L
DEV2_FLT_H
DEV1_FLT_H
5 BLK 12dB 180° AC INPUT CABLE
DELTA_TJ+
CMD_EN_L
NC 4 –OUT MONITOR 64dB
D_CLK_IN
D_WRITE
5V FET x 4
TAB
TAB
TAB
TAB
D_READ
6 ORN GATING
FWD_V
+OUT TO TAB 7 VR1 VR2
RFL_V
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
TAB 9
3
4
5
8
P2
NC
NC
DC POWER
10
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
8
7
1
2
9
6
4
3
5
INPUT J22
BD RF TEST PORT
J13 GATING CABLE RF/CONTROL RF/CONTROL
RF CABLE KIT DATA CABLE
POWER CABLE
RF INPUT RF IN FROM
J14 SYS CAB J1
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
SHT 4A OR 4B
9
8
7
6
5
4
3
2
1
6 –15V
5 15_RTN
4 +15V
3 48V_RTN
2 NC
1 +48V
LOW VOLTAGE DIGITAL
GND
RF_MISO
RF_DATA_CLK
RF_CMD_LTCH_L
FWD_VOLTS
DATA_TO_RF
RF_CMD_EN_L
DEV2_FLT_H
DEV1_FLT_H
HS_TEMP_V
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
RFL_VOLTS
NC
DELTA_TEMP
CONTROL OUT STATUS BALANCE OUT
J23 J15 J11
J12 VDD+
220V
RF OUTPUT TB1
BD J1
ÁÁ
Á
ANALOGIC
EXT CONT RF
RF INPUT J3
AMPLIFIER
ÁÁ
Á
WHT AMP1 IN #2
J1
BLU/WHT AMP2 IN RF OUTPUT 9kW (69.54dBm)
J2 J4 CB1 ANALOGIC
GRN HEAD OUTPUT
HEAD J3 SHT 8 REFLECTED J2B RF
GRA BODY OUTPUT MONITOR
AMPLIFIER
ÁÁ
Á
J4 RF SAMPLE P1
FORWARD J2A
BRN
BODY J5 HEAD COUPLE B
TO J106 MONITOR VR1 VR2 #1
ÁÁ
Á
P2
YEL BODY COUPLE B
J6 TO J107
BLU YEL HEAD COUPLE A SHT 6 GATING CABLE
J7 TO J108
J8 BODY COUPLE A ANALOGIC
TO J110
RF
J13 VDD RTN
J12 VDD+
J15 DRV VDD+
FLAT BUS
(MR1A7A2) MONITOR MONITOR FRONT J3 J5
AND ENABLE DOOR GND
U10 SWITCHES
LED’S DETECT EFBEN–N 1 7
J1 GND 2
HEAD +5V 3
EFB RF OUT
SHORT SPLITTER U24 TP8
U15 U14 CIRCUIT AMPS
MC1–DRIVE R61 TEST
PRE EN ALIGNON–N 47 8
JP3 ANITLOG AMP BODY ENV.
HV RELAY (NB AMP)
MC1 78 9
UNBLANK DRIVE NORM U19 LOOP DET. B BODY ENV. B VENTON–N
OPEN
BYPASS B
SPECTRO GAIN J46
INHIBIT B
RS–422
READY B
U14 CIRCUIT R14 10 4
FAULT B
EFB ENABLE ADJ. ADJ. R15 AUX–RTS
INPUT U24 MON.LEVEL
LIGHT ON U25 R22 R287 ZERO
CONV POWER BODY IN B
ALIGNMENT ON U15
SHORT
U14 CIRCUIT AUX–RXD 44 3
R58 SPLITTER
VENT ON MC2–DRIVE
R311
BODY BODY BPF B AUX–TXD 65 2 LAPTOP I/F
MC2 POWER CABLE
ADJ.
DRIVE COMBNR AUX–CTS 66 5
OPEN HEAD BPF B DETECT TP7
U13 CIRCUIT MICRO
POWER SUPPLY
HV CONTROLSIGNAL U22 U21 POWER HEAD ENV. U1 AUX–DTR 67 20
VOLTAGE
DOCK EN
MON.LEVEL 8
MC3 GND
+5
ZERO
DRIVE OPEN
U13 CIRCUIT J507 J408 J409 J3 NOT USED J104 NOT USED J106 J107 J103 FJST–I–RTN 9 13
U30 U13 NOT
CABLE
SHORT
U13 CIRCUIT
HEAD BODY USED DETECT
PWRSHO WN 16 11
U15
MC4–DRIVE R66 IN B IN B SPECTRO TP19
NOT USED J102 GND 17
MC4 ENV.
BPF
DRIVE
SRFD II CABINET (SHT 7C) DET. B GND 19
NOT
R96 R97
USED ZERO MON.LEVEL FJST–2RTN 39 14
SRFD II MOD.
HEAD SAMPLE B BOPRESENT 40 22
J5
HIGH VOLTAGE
BODY SAMPLE B +15V 42 1,2
J6 1
DUTYFAULT 45 17
PWR MONITOR RF MON J503 RUN P540015
J18 BIASON 48 20
U46
CONTROL (SPECTRO)
CABLE
DETECT TP21
PAC8/9 49
10VI, –10VI, HV SENSE, HV, COMM.
+15V 74 1,2
J3 TO PEN PANEL J152
CABLE
SHT 8 ACON 77 9
TP20 MICRO
COMMUNICATION LINE
DETECT
FAULT A
INHIBIT A
BYPASS A
READY A
R98
DOCK ON DD NOT USED R99
MON.LEVEL ACOURDBK 82 21
ZERO
LIGHT ON
ALIGN ON GND 81
VENT ON J504
RF MON
CABLE UNBLK2N8/2 33 1
J101 DETECT
SPECTRO TP18 34–38 TO SRFD II
GND
NOT ENV. J18 SHT 7C
BPF DET. A UNBLK2NB/P 41 6
USED
J43 J501
MOSI
R94 R95 NB–RTS 53 4
ZERO MON.LEVEL TO SRFD II
SCLK BODY2 N0–TXD 68 3 J18 SHT 7C
NB–RXD 64 2
J5 J4 J9 J1 MDS–RXD 71 RX FROM GRAD CAB
(NOTE 1)
MDS–TXD 72 TX TO SYS CAB J16
REAR PANEL ASM J503 RF MON SHT 2
NB SERIAL
J501
1 2 3 J3 1 J504 PCM
RF IN FROM J1
FROM SYSTEM CAB J1 J14
SYSTEM SUPPORT MODULE (+8V XMT/ SHT 4A OR 4B
NOTE 2 –12.25V
TO SYSTEM CAB J55
SHT 5A RECEIVE) HEAD T/R BIAS REFER TO THE FOLLOWING FUNCTIONAL BLOCK DIAGRAM
J9
EXCITE 12.x MGD/RRF/RF SUBSYSTEM (+4V XMT/ FOR ADDITIONAL INFORMATION:
–12.25V
(Upgrades Only) TO SYSTEM CAB J53 RECEIVE) BODY T/R BIAS
J10 NOTE:
SHT 5A
SRFD II POWER CABINET – SYSTEM SUPPORT MODULE 1) GRADIENT
SHEET 7B OF 14 2) PATIENT HANDLING
SRFD II MODULE
INPUT POWER
AC POWER
208V 3 PHASE
CB1
CIRCUIT
BREAKER POWER
SUPPLY
GND STUD
3 POLE
J21 CONTACTOR
FROM PDU UNBLANK AND CONTROL J18
TO SHT 7B
I/F TRANSLATION OR
SWITCH CONTROLS SWITCH CONTROLS ASC SLOT 8 J6
SHT 13
OUTPUT
CONDITIONING
HEAD RF POWER OUT J3 TO SHT 7B OR 8
HEAD TR BIAS J9 FROM SHT 7B OR 5A OR 5B
INPUT CONDITIONING RF AMPLIFIER
HEAD J5
HEAD DUAL
ATTEN GAIN HEAD RF SAMPLE A/B J7
COUPLER
ADJUST TO SHT 7B
AMP OR
J6
BODY BODY DUAL ASC SHT13
COUPLER BODY RF SAMPLE A/B J8
J14
RF IN FROM BODY BODY TR BIAS J10
SYS CAB J1 GAIN FROM SHT 7B OR 5A OR 5B
ADJUST
OR BODY RF POWER OUT J4
RF IN FROM TO SHT 7B OR 8
MUX J8
SHT 4A OR 4B
RF
TEST PORT
8 4 9 1A,B:3A,B
J1 9 PIN CONNECTOR 5A,B
NOTES: 8A,B;10AB
2 TO
1 THESE CONNECTIONS WILL BE CROSSED IF MAGNET FIELD ”A” CONNECTOR EXTREMITY/QUAD MULTI–COIL REVERSE FIELD
IS REVERSED ASSEMBLY J11 2
50 OHM HEAD COIL ADAPTER QUAD HEAD
E1 E6 (MG2A16A6) SHT 9A COIL ADAPTER 2 RECEIVE ONLY
2 RF LOAD (MG2A16A6) DUAL SURFACE SURFACE COIL
OPTIONAL COIL ADAPTERS 2A,B J13 2
2A,B J15 COIL ADAPTER ADAPTER
(MG2A16A6) (MG2A16A6)
3 2A,B J17
TEST JACK 4A,B 2A,B J20
SURFACE SURFACE
4A,B COIL
SHOWN IN THE RECEIVE STATE (–15V DC) SAME AS COIL
4 4A,B
NOT SHOWN IS TRANSMIT STATE (+ 8V DC, UNDER LOAD) EXTREMITY QUAD 4A,B
7A,B HEAD
COIL 7A,B
5 SHOWN IN BODY MODE MNS RCVE COIL
ASSM 7A,B 7A,B
J2 9A,B J14
6 OPTIONAL: SEE MNS MANUAL 9A,B J16
9A,B
6A 9A,B J21
7 COIL 6A
ID COIL SURFACE
8 ISOLATION BOXES NOT ON TWINSPEED SYSTEM 6B ID COIL
MNS XMIT 6B
J1 7
7
EXCITE 12.x MGD/RRF/RF SUBSYSTEM
(Forward Production & Upgrades)
MAGNET ROOM & RELATED COMPONENTS
SHEET 8 OF 14
22–PIN BENDIX
TO ”A” CONNECTOR E6 SW CNTL PRESENT 2 PREAMPS
FROM SHT 12 RF IN A37
J5 J200 J200 J1 J23 (EXT. PREAMP) 8
1–8 HEAD
CABLE B36
(MC1–8) (1–8)
TRACK J7 MULTICOIL BOARD ASSEMBLY #7 7
(MG3A17J2) 75W LOAD
(SAME AS ABOVE) A35
MUX SHT 8 6
BD 2 J21 B34
8 J6 MULTICOIL BOARD ASSEMBLY #6 5
J5 J201 J201 J2 TO ”A” CONNECTOR COIL ID 2 COIL ID 2
9–16 (SAME AS ABOVE) PINS
J18 SHT 12 12–26 A34
(A34)
30–PIN BENDIX
(SAME AS ABOVE) B22 (T/R BIAS)
6
J15
MC SW COIL ID LEDS ”A” B20 (T/R BIAS)
J78 J78 J10 J3 MULTICOIL BOARD ASSEMBLY #3 TO 5
TO J61 OR J5 FILTER (G1) MC BD
PP1 A15 (SAME AS ABOVE) B18 (T/R BIAS)
ASM 4
4 4
FROM TO J66 OR J10 2–7 B16 (T/R BIAS)
DRIVER J17 COIL ID LEDS ”B” 3
J2 MULTICOIL BOARD ASSEMBLY #2
MODULE MC BIAS
SHT 5A J77 J77 J5 TO ”B” CONNECTOR (SAME AS ABOVE) B14 (T/R BIAS)
OR 5B TO J62 OR J3 FILTER (G2) J22 SHT 12 +10V 2
PP1 A16 8
B12 (T/R BIAS)
2 2 MULTICOIL BOARD ASSEMBLY #1 1
J19 PREAMP
IMAGE 28dB RFIN T/R
RF IN T/R PROTECT
REJECT PIN SW PREAMP 1
3 & PHASE ADJ PINS EXTERNAL
J1 FILTER BIAS 1 1–11 PREAMPS
PREAMP BIAS (10V) RF SW A4
SW CNTL 4
22–PIN BENDIX
RF IN CNTRL
J20
TO SRI–3 J20 (EXT. PREAMP) B3
7 3
SEE NOTE 1 TP3
TP7
VREG A2
3 J9 MCD1–8 (PIN SWITCH BIAS 1–8) 10V TP4 2
UNREG
5.1V B1
1
5 A1
+15V, –15V
REFER TO THE FOLLOWING TP5 VREG
FUNCTIONAL BLOCK DIAGRAM TP1 TP6, TP8 5 10V VREG TP2 EXT PREAMP
(–15V) (+15V) –5V SWITCH CNTRL
FOR ADDITIONAL INFORMATION:
J11
NOTE:
1) OPERATOR WORKSPACE TO/FROM HEAD T/R
2) PATIENT HANDLING ASSEMBLY J1
SHT 8 HEAD COIL PRESENT 1,
HEAD COIL ID 1, 10V (HEAD PREAMP BIAS ),GND
NOTES: BENDIX COIL ID LEDS
30–PIN BENDIX
30–PIN BENDIX
B18 B20 6 ....... +15V (NOTE 1) 7 . . . . . . . . . . . . MCD7 10,11 . . . . . . NO CONNECT 7 .......... TP1 . . . . . . . . –15V
3 3
7 ....... +15V (NOTE 1) 8 . . . . . . . . . . . . MCD3 12–19 . . . . . . MCD9–16 (NOTE 3) 6 .......... TP2 . . . . . . . . . –5V
B20 B22
4 4 8 ....... +15V (NOTE 1) 9 . . . . . . . . . . . . MCD6 20–27 . . . . . . GND 6 .......... TP3 . . RF SW CNTRL SIG
B22 9 ....... XPT_DATA_NEG 10 . . . . . . . . . . . MCD2 29 . . . . . . . . . MC CABLE PRESENT_1 IN (NOTE 2) 2, 3 . . . . . . . . TP4 . . . . . . . . . 5.1V
5 10 . . . . . . XPT_STROBE_NEG 11 . . . . . . . . . . . MCD5 30–37 . . . . . . GND 1, 2 . . . . . . . . TP5 . . . . . . . +10V_B
B24 11 . . . . . . XPT_OE_N_NEG 12 . . . . . . . . . . . MCD1 1, 2 . . . . . . . . TP6 . . . . . . . . +15V
6 12 . . . . . . AGND 16 . . . . . . . . . . . RED_LED NOTE 1: MULTICOIL BIAS (+3V,+5V,+7V,–5V). 7, 8 . . . . . . . . TP7 . . . . . . . +10V_A
13 . . . . . . AGND 17 . . . . . . . . . . . YEL_LED NOTE 2: THESE TWO PINS CONNECTED TOGETHER 7, 8 . . . . . . . . TP8 . . . . . . . . +15V
6 COIL 4 COIL 2 COIL 14 . . . . . . –15V (MC COILS) 18 . . . . . . . . . . . GRN_LED ON J10 FOR DIAGNOSTIC LOOPBACK.
PHASED PHASED PHASED
ARRAY ARRAY
15 . . . . . . –15V (MC COILS) 19 . . . . . . . . . . . COIL PRESENT #1 NOTE 3: NOT USED/CONNECTED AT J10 INSIDE
ARRAY CROSSPOINT SWITCH ASSEMBLY.
20 . . . . . . . . . . . COIL PRESENT #2
21 . . . . . . . . . . . COIL ID #1
EXCITE 12.x MGD/RRF/RF SUBSYSTEM NOTE 1: ANALOG POWER FOR 22 . . . . . . . . . . . COIL ID #2
MULTI–COIL MODULES PREAMPS (MC & HEAD),
SHEET 9A OF 14 CROSSPOINT & MC COILS.
MAGNET ENCLOSURE
(MG2)
ÎÎÎÎÎÎÎÎ
ÎÎ
OPERATION/DIAG
LED DS2 J10 J1 PP1 A17 A1 J2
FROM PATIENT J2 4 SERIAL 0–5 P2(0) TXD OPTIC TXD PAC
GAIN LOW PASS OPTIC XMIT SHT 2
ÎÎ
ECG LEADS AMP FILTER DAC ISOLATION 80C196
J9
ÎÎ Î Î
P2(1) RXD OPTIC RXD PAC
CPU RCVR FROM
STIF BOARD VIA
ÎÎ Î
ÎÎÎÎÎÎÎ
Î Î
J8 PP1 A17 A1 J1
DBTXD
RESPIRATION SIGNAL ACQUISITION CIRCUIT DATA 0–15 1 SHT 2
DBRXD
ÎÎ
ÎÎ ÎÎÎÎÎ
ÎÎÎ
2
DBGND
3
Î ÎÎ
ÎÎ
ÎÎÎÎ
J3 LATCH DUAL VCC
R12 UART/RS232 4 DEBUG
BELLOWS PRESSURE 100X LEVER OUTPUT RESP (16 BIT) TERMINAL
TRANSDUCER DAC SHIFTER BUFFER BIT DRVRS SPTXD
6
Î ÎÎÎ Î ÎÎÎ
Î
ÎÎÎÎ ÎÎ
AUX 1 MAIN REVERSE PORT
ADC SPRXD
REGISTER 7
(MG2A11A2) P–PULSE
SPGND
Î ÎÎÎ Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎ
Î
ÎÎÎÎ ÎÎ
16KX16 8
BAR GRAPH J1 J4 J5 EPROM VCC
9
ÎÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎ
ÎÎ
ÎÎÎÎ ÎÎ
DATA 0–15
32KX8
ÎÎÎ
ÎÎ Î
ÎÎ
ÎÎÎÎÎÎÎÎ
Î ÎÎ
SRAM
AUX DATA ACQUISITION CIRCUIT
SERIAL 0–3
J6
ÎÎÎ
Î
ÎÎÎ Î
+5V ADDR 0–15
2
AUXIN
Î ÎÎÎÎÎ
ÎÎ Î
Î Î
3
NOT
USED AGND
ÎÎ ÎÎÎ
Î
4 ADDR 0–15 1
AGND PAC
5 +15V
CONTROL 1 2
LOGIC +12V
J6 AUX DATA ACQUISITION CIRCUIT 12 13 14
–12V J7 J2
FROM FIBER OPTIC 4 5 FROM
LGN REAR I/F BOARD SSM J35
PLETH. PROBE I/F J5 6 7 8 15
OPTIC DS1 HIGH –15V IN SRFD OR SRFD II CABINET
RCVR 9 10 NOTE 1
J7 J1 PEAK LEVEL UP–DOWN* AGND OR FROM PHPS J89
LDRV COMP 3 11
2 LOW
A
COL 400X DAC 10X OUT
FROM 3
STANDARD B
ATTN 0–11
PLETH.
PROBE I/F GND
4
GND
5
J5
(MG2A11A3)
BAR GRAPH J4
J1
NOTES:
NOTE:
1) PATIENT HANDLING
CH. 6
CH. 7
J18
CH. 8 +/–15V
MC T/R BIAS 17–24
TO “A” CONNECTOR
SHT 9A
J22
CH. 1/9
CH. 2/10 J19
+/–15V
J10
CH. 3/11 MC T/R BIAS 1–8 FROM PEN PANEL J78
SHT 9A
CH. 4/12 TO MC ASM
SHT 9A
CH. 5/13
CH. 6/14
CH. 7/15 TO COIL LED’S J15
COIL LED COIL BODY TX COIL ID HART EXT. MUX
SHT 9A PRESENT ENABLE COIL ID CONTROL 16 CHANNEL SWITCH 1.5T
CH. 8/16 J18 (MG2 A11)
J20
J1
TO/FROM SRI–3 J20 FROM PEN PANEL J77
J23 SHT 9A VOLTAGE
REGULATOR +/–15V SHT 9A CH. 1
SERIAL LOGIC INPUT CH. 2
CH. 1 PLD
J35 J36 CH. 3
CH. 2 TO CABLE I/F 11.5dB FROM UTNS3 ANTENNA
SHT 8 SHT 8 CH. 4
CH. 3
TO PEN PANEL J150 J25
HEAD TX SWITCH CONTROL
CH. 5
CH. 4 SHT 8
CH. 6
CH. 5 J21
FROM “A” CONNECTOR A1:A8 IR 8 4 A1–A4 CH. 7
CH. 6 SHT 9A FILTER 4
(SEE ILLUSTRATION ON LEFT) x8 B1–B4
RCV1:RCV4 4
J1 CH. 8
CH. 7 4 GAIN TO PEN PANEL J200
H1–H4 x4 SHT 9A
CH. 8 L1–L4 (SEE ILLUSTRATION ON RIGHT)
MC1,HEAD1=8dB
IR B1–B8 8
FROM “B” CONNECTOR J22
B1:B8 FILTER 8 SP4T X 4 ALL OTHERS=7dB J2
SHT 9A x8 B1–B8 4 #1
(SEE ILLUSTRATION ON LEFT)
63.86 MHZ
J24 63.86 MHZ
SP2T X 8 TEST OSC. CH. 9
TEST OSC.
FROM HEAD T/R J4 J23 MC5=8dB CH. 10
CH. 1 AND H1(HEAD):H8(MNS) 4 4 A5–A8 ALL OTHERS=7dB
MNS RECEIVE J2 CH. 11
CH. 2 B5–B8
SHT 9A GAIN RCV5:RCV8 4
(SEE ILLUSTRATION ON LEFT) 8 H5–H8 x4 CH. 12
CH. 3 4 L5–L8 CH. 13
CH. 4 FROM MC ASM J1–J8 J24 4
8 SP4T X 4 CH. 14
CH. 5 SHT 9A #2
(SEE ILLUSTRATION ON LEFT) CH. 15
7dB J2
CH. 6 8
GAIN RCV9:RCV16 8 TO PEN PANEL J201
x8 SHT 9A CH. 16
CH. 7 (SEE ILLUSTRATION ON RIGHT)
1
CH. 8
NOTE:
EXCITE 12.x MGD/RRF/RF SUBSYSTEM 1 Switch positions shown in 16 Channel Receive mode.
16 CHANNEL SWITCH (1.5T)
SHEET 11 OF 14
RF SYSTEM CABINET
ÎÎÎÎÎÎÎÎÎÎÎÎ Î
ASC CHASSIS
Î ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎ
Î ÎÎÎÎ
Î Î
ÎÎÎÎ
SLOT 6 – RF MNS AMPLIFIER I/F SLOT 13 UPM1 MNS RF DETECTOR BD
POWER MANAGEMENT CONTROL
J4 (Optional) J4 J105
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎ
Î ÎÎ
ÎÎÎÎÎÎÎ
Î Î
ÎÎÎÎ
DEBUG CAN COMMUNICATION RF FORWARD A
NOT USED REG AD NOT USED
CONTROL FROM UPM (RF Lock) 1 FWD, 2 RFLCTD
Î
ÎÎÎÎÎÎÎÎ
Î Î Î
ÎÎÎ ÎÎ Î ÎÎÎÎ
ÎÎ
J5 UNBLANK J5
TO DRIVER MODULE J13 FORWARD A
DSP REG AD RF 50Ω
J123 SHT 5B J6
Î ÎÎÎÎ
Î
CONNECTOR I/F TO AMP
COMM/CONTROL J6
TO MNS J7 AND STATUS REFLECTED A1
SHT 14 REG AD RF 50Ω
ÎÎÎÎÎÎÎÎÎÎÎÎ Î Î
CONTROL
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎ ÎÎÎÎÎÎÎÎÎÎ
Î ÎÎÎÎ
Î ÎÎÎÎ
Î
SLOT 8 – RF AMPLIFIER I/F
POWER MANAGEMENT J4
REG AD RF FORWARD B FROM MNS J12
J4
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎ
Î ÎÎ
ÎÎÎÎÎÎÎ
Î Î
ÎÎÎÎ
DEBUG CAN COMMUNICATION SHT 14
NOT USED 1 FWD, 2 RFLCTD J5
J5 CONTROL FROM UPM (RF Lock)
Î
ÎÎÎÎÎÎÎÎ
Î Î Î
ÎÎÎ Î ÎÎÎÎ
Î
UNBLANK FORWARD B
TO DRIVER MODULE J14
REG AD RF 50Ω
SHT 5B DSP
J6 CONNECTOR I/F TO AMP J6
COMM/CONTROL REFLECTED B1
TO SRFD2 J18 AND STATUS REG AD RF 50Ω
SHT 7C
ÎÎÎ
Î Î ÎÎÎÎÎ
ÎÎ ÎÎÎÎ
Î Î
ÎÎÎÎ
SLOT 10 – UPM2 MNS RF DETECTOR BD SLOT 14 UPM1 NB RF DETECTOR BD
(Optional) CONTROL CONTROL
J103 J4 J4
ÎÎÎÎ Î ÎÎ ÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ Î ÎÎÎÎ
Î
FORWARD A RF AD REG REG AD RF FORWARD A FROM SRFD2 J6
NOT USED
SHT 7C
1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD
ÎÎÎÎ
Î ÎÎÎ Î ÎÎ Î ÎÎÎÎ
ÎÎ
J5 J5
FORWARD A FORWARD A
50Ω RF AD REG REG AD RF 50Ω
ÎÎÎÎ ÎÎÎ Î Î
ÎÎÎÎ
J6 J6
REFLECTED A1 REFLECTED A1
50Ω RF AD REG REG AD RF 50Ω
ÎÎ Î
CONTROL CONTROL
ÎÎÎ
ÎÎÎÎÎÎÎ ÎÎ ÎÎÎÎ
Î ÎÎÎÎ
Î
J102 J4 J4
FROM MNS J1 FORWARD B RF RF FORWARD B FROM SRFD2 J5
BACKPLANE
AD REG REG AD
ÎÎÎÎ Î ÎÎÎÎÎÎÎ
ÎÎ Î ÎÎ
ÎÎÎÎÎÎÎ
Î Î
ÎÎÎÎ
SHT 14 SHT 7C
J5 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD J5
ÎÎÎ
Î Î ÎÎÎÎÎÎÎ
SLOT 10 – UPM2 MNS RF DETECTOR BD SLOT 12 – UPM2 PROCESSOR BD
CONTROL
J4 CONTROL
ÎÎÎÎ Î ÎÎÎÎÎÎÎ
ÎÎ Î ÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎ
Î Î
FROM SRFD2 J8 FORWARD A RF AD REG FPGA
SHT 7C 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD
1 FWD, 2 RFLCTD
ÎÎÎÎ
Î ÎÎÎ Î ÎÎÎÎÎÎÎÎ
Î ÎÎ Î Î ÎÎÎÎ
Î
J5 REG
FORWARD A
50Ω RF AD REG 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD UNBLANK I/F J3
REG POWER
ÎÎ ÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎ Î Î Î
ÎÎÎÎ
Î
CONTROL 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD DSP
REG
ÎÎÎ
ÎÎ ÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î Î
ÎÎÎÎ
Î
DEBUG J4
J4 CAN COMMUNICATION
FROM SRFD2 J7 FORWARD B RF NOT USED
AD REG
ÎÎÎÎ Î ÎÎÎÎÎÎÎ
ÎÎ Î
SHT 7C
J5 1 FWD, 2 RFLCTD
ÎÎÎÎ ÎÎÎ ÎÎ
FORWARD B
50Ω RF AD REG SLOT 16 & 17 – ASC POWER SUPPLY
J6
ÎÎÎ
REFLECTED B1 5V @ 25A
50Ω RF AD REG
3.3V @ 30A
12.0V @ 5.5A
–12V @ 0.5A
SLOT 12 – UPM2 PROCESSOR BD
CONTROL
ÎÎ ÎÎ
ÎÎÎÎ Î
ÎÎÎÎÎÎÎÎÎ
Î ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
FPGA
1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD SLOT 18 – ASC INPUT PANEL
ÎÎÎ
ÎÎÎÎÎ Î ÎÎÎÎÎÎÎÎÎ
ÎÎ ÎÎÎÎÎÎÎÎ
Î ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
REG
J2
J3 UNBLANK I/F 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD FROM DRIVER MODULE J2
POWER REG CAN
ÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎ
ÎÎÎ
ÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
TO DRIVER MODULE J12 SHT 5B
CONVERT & 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD
SHT 5B ACCUMILATE
REG J3
ÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
Î ÎÎ
ÎÎÎÎÎÎÎÎ ÎÎ Î
ÎÎÎÎÎ
DSP 1 FWD, 2 RFLCTD 1 FWD, 2 RFLCTD CAN RF–DIF J23
SHT 5B
REG
ÎÎÎÎÎ
ÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ Î
J4 DEBUG
CAN COMMUNICATION
NOT USED
J3 J3 J1 J1
(TX)
MG3 A17
(CABLE I/F)
POWER
DISTRIBUTION UNIT
J9 J3 J7 J1 J11 J12 J13
13,14 J8 J2 J83
GRN/YEL
1.5T MNS AMP
AG
AF WJK 8 JAN 96
PCN 186807
AG DRL 2 FEB 97
PCN 197402
FILTER 1
J92 J72
BD1
FRONT COIL
FILTER 2
J93 J73
BD2
FILTER 3
BODY HYBRID
FROM
J94 J74 DIRECT DRIVE
DRIVER MODULE DD
FILTER 4
J95 J75
BD3
REAR COIL
FILTER 5
J96 J76
BD4
COOLING SYSTEM
TABLE OF CONTENTS
Water Chillers Subsystem Group Interconnect Diagrams
8 INDOOR MRCC
10 OUTDOOR MRCC
11 INDOOR GWHX
Note:
For all Chillers and Cooling System variations (SEE Vendor Manuals on MR Service Methods CDROM)
COOLING SYSTEM i
SIGNA 1.5T EXCITE RELEASE 12.x
GE MEDICAL SYSTEMS BLOCK DIAGRAMS & SUPPLEMENTAL SCHEMATICS
REV 1 DIRECTION 5133310
NOTES:
EXTERNAL INTERNAL EXTERNAL INTERNAL
TO BUILDING TO BUILDING 1
CUSTOMER FURNISHED. TO BUILDING TO BUILDING NOTES:
1
2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED CUSTOMER FURNISHED.
1 MAIN SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL). 2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED
DISCONNECT 1 MAIN SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL).
PANEL 992 TAC DISCONNECT
OUTDOOR 1 OUTDOOR PANEL
RCP 992 TAC
TSCC TGWC
1
1 941 J11 MSM1 RCP
1 2 2
941 J11 MSM1
MS5
1 2 2
1 1
1 2 2
1 TO FACILITY
1 2 2 MAGNET
TO WATER 1 2
1 2 2 SUPPLY MS5
MAGNET 1
1 2 2
NOTE: 1 NOTE: 2
D ONLY INTERCONNECTS SPECIFIC TO TSCC D ONLY INTERCONNECTS SPECIFIC TO TGWC
SUBSYSTEM EQUIPMENT SHOWN HERE. SUBSYSTEM EQUIPMENT SHOWN HERE.
ILLUSTRATION 1 – OUTDOOR TSCC & RCP SUBSYSTEM GROUP INTERCONNECT DIAGRAM ILLUSTRATION 4 – OUTDOOR TGWC & RCP SUBSYSTEM GROUP INTERCONNECT DIAGRAM
NOTES: NOTES:
1 CUSTOMER FURNISHED. 1 CUSTOMER FURNISHED.
2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED 2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED
FACILITY 1 MAIN SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL). SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL).
WATER 2 1 DISCONNECT
PANEL 3 FOR INDOOR WATER COOLED TSCC ONLY. 3 FOR INDOOR WATER COOLED TGWC ONLY.
SUPPLY FACILITY
INDOOR WATER 1 2 4 E&W PROVIDED CABLE.
3 WATER 992 TAC
SUPPLY
COOLED INDOOR
WATER 992 TAC
TSCC MSM1 3
941 J11 COOLED
TGWC 1
RCP 941 J11 MSM1
2
MS5 MR3
4
PD1 TO
TO 2
2 MAGNET FACILITY
MAGNET
WATER 1 2
NOTE: NOTE: MS5
SUPPLY
D ONLY INTERCONNECTS SPECIFIC TO TSCC D ONLY INTERCONNECTS SPECIFIC TO TGWC
SUBSYSTEM EQUIPMENT SHOWN HERE. SUBSYSTEM EQUIPMENT SHOWN HERE. 2
ILLUSTRATION 2 – INDOOR WATER COOLED TSCC SUBSYSTEM GROUP INTERCONNECT DIAGRAM ILLUSTRATION 5 – INDOOR WATER COOLED TGWC SUBSYSTEM GROUP INTERCONNECT DIAGRAM
NOTES: NOTES:
1 CUSTOMER FURNISHED. 1 CUSTOMER FURNISHED.
MAIN 2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED MAIN 2 THIS GROUP CONTAINS WATER LINES WHICH SHALL BE ROUTED
1 1
DISCONNECT SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL). DISCONNECT SEPARATE FROM ELECTRICAL LINES (I.E. POWER & SIGNAL).
PANEL PANEL
INDOOR INDOOR
992 TAC AIR 992 TAC
AIR
COOLED COOLED
TSCC MSM1 TGWC MSM1
941 J11 941 J11
2
MS5
FACILITY
WATER 1 2
TO TO SUPPLY MS5
2 2
MAGNET MAGNET
2
NOTE: NOTE:
D ONLY INTERCONNECTS SPECIFIC TO TSCC D ONLY INTERCONNECTS SPECIFIC TO TGWC
SUBSYSTEM EQUIPMENT SHOWN HERE. SUBSYSTEM EQUIPMENT SHOWN HERE.
ILLUSTRATION 3 – INDOOR AIR COOLED TSCC SUBSYSTEM GROUP INTERCONNECT DIAGRAM ILLUSTRATION 6 – INDOOR AIR COOLED TGWC SUBSYSTEM GROUP INTERCONNECT DIAGRAM
NOTES:
NOTES: EXTERNAL INTERNAL
1 2 TO BUILDING TO BUILDING 1
1 CUSTOMER FURNISHED.
TO CUSTOMER FURNISHED.
2 THIS GROUP CONTAINS WATER LINES WHICH
GRADIENT 2 THIS GROUP CONTAINS WATER LINES WHICH 1
COIL 1 2 2 SHALL BE ROUTED SEPARATE FROM
INDOOR 1 2 SHALL BE ROUTED SEPARATE FROM
TO ELECTRICAL LINES (I.E. POWER & SIGNAL).
MRCC ELECTRICAL LINES (I.E. POWER & SIGNAL).
GRADIENT
1
1 2 2 COIL NOTE:
RCP NOTE: OUTDOOR 1
D ONLY INTERCONNECTS SPECIFIC TO MRCC
1 D ONLY INTERCONNECTS SPECIFIC TO MRCC MRCC
SUBSYSTEM EQUIPMENT SHOWN HERE.
MAIN SUBSYSTEM EQUIPMENT SHOWN HERE. 1
RCP
DISCONNECT
PANEL 1
MAIN
DISCONNECT
PANEL
FACILITY
WATER 1 2
MS5
SUPPLY FACILITY
2 WATER 1 2
MS5 ILLUSTRATIONI 10 –
SUPPLY
OUTDOOR MRCC SUBSYSTEM
ILLUSTRATION 8 – INDOOR MRCC SUBSYSTEM GROUP INTERCONNECT DIAGRAM 2
GROUP INTERCONNECT DIAGRAM
MR3
TO
4 2 GRADIENT
PD1
INDOOR COIL
WATER
COOLED
GWHX NOTES:
FACILITY 1 CUSTOMER FURNISHED.
WATER 1 2
2 THIS GROUP CONTAINS WATER LINES WHICH SHALL
SUPPLY
BE ROUTED SEPARATE FROM ELECTRICAL LINES
3 (I.E. POWER & SIGNAL).
3 FOR INDOOR WATER COOLED GWHX ONLY.
4 GWHX PROVIDED CABLE.
FACILITY
WATER NOTE:
1 2
SUPPLY MS5 D ONLY INTERCONNECTS SPECIFIC TO GWHX
SUBSYSTEM EQUIPMENT SHOWN HERE.
2