Académique Documents
Professionnel Documents
Culture Documents
Data Sheet
High-Performance, 16-Bit
Digital Signal Controllers
• Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
• There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
• Microchip is willing to work with the customer who is concerned about the integrity of their code.
• Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable.”
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our
products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
UART
™
CAN
SRAM EEPROM Timer Input 10-Bit A/D Quad
SPI
Device Pins Mem. Bytes/ Comp/Std Control
I2C
Bytes Bytes 16-bit Cap 1 Msps Enc
Instructions PWM PWM
40-Pin PDIP
MCLR 1 40 AVDD
EMUD3/AN0/VREF+/CN2/RB0 2 39 AVSS
EMUC3/AN1/VREF-/CN3/RB1 3 38 PWM1L/RE0
AN2/SS1/CN4/RB2 4 37 PWM1H/RE1
AN3/INDX/CN5/RB3 5 36 PWM2L/RE2
AN4/QEA/IC7/CN6/RB4 6 35 PWM2H/RE3
dsPIC30F4011
AN5/QEB/IC8/CN7/RB5 7 34 PWM3L/RE4
AN6/OCFA/RB6 8 33 PWM3H/RE5
AN7/RB7 9 32 VDD
AN8/RB8 10 31 VSS
VDD 11 30 C1RX/RF0
VSS 12 29 C1TX/RF1
OSC1/CLKI 13 28 U2RX/CN17/RF4
OSC2/CLKO/RC15 14 27 U2TX/CN18/RF5
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13 15 26 PGC/EMUC/U1RX/SDI1/SDA/RF2
EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14 16 25 PGD/EMUD/U1TX/SDO1/SCL/RF3
FLTA/INT0/RE8 17 24 SCK1/RF6
EMUD2/OC2/IC2/INT2/RD1 18 23 EMUC2/OC1/IC1/INT1/RD0
OC4/RD3 19 22 OC3/RD2
VSS 20 21 VDD
44-Pin TQFP
EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14
PGD/EMUD/U1TX/SDO1/SCL/RF3
EMUC2/OC1/IC1/INT1/RD0
EMUD2/OC2/IC2/INT2/RD1
FLTA/INT0/RE8
SCK1/RF6
OC3/RD2
OC4/RD3
VDD
VSS
NC
44
43
42
41
40
39
38
37
36
35
34
PGC/EMUC/U1RX/SDI1/SDA/RF2 1 33 NC
U2TX/CN18/RF5 2 32 EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13
U2RX/CN17/RF4 3 31 OSC2/CLKO/RC15
C1TX/RF1 4 30 OSC1/CLKI
C1RX/RF0 5 29 VSS
VSS 6 dsPIC30F4011 28 VDD
VDD 7 27 AN8/RB8
PWM3H/RE5 8 26 AN7/RB7
PWM3L/RE4 9 25 AN6/OCFA/RB6
PWM2H/RE3 10 24 AN5/QEB/IC8/CN7/RB5
PWM2L/RE2 11 23 AN4/QEA/IC7/CN6/RB4
12
13
14
15
16
17
18
19
20
21
22
EMUD3/AN0/VREF+/CN2/RB0
AN2/SS1/CN4/RB2
AN3/INDX/CN5/RB3
EMUC3/AN1/VREF-/CN3/RB1
PWM1H/RE1
PWM1L/RE0
NC
NC
MCLR
AVSS
AVDD
44-Pin QFN
EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13
PGD/EMUD/U1TX/SDO1/SCL/RF3
EMUD2/OC2/IC2/INT2/RD1
EMUC2/OC1/IC1/INT1/RD0
FLTA/INT0/RE8
SCK1/RF6
OC4/RD3
OC3/RD2
VDD
VSS
44
43
42
41
40
39
38
37
36
35
34
PGC/EMUC/U1RX/SDI1/SDA/RF2 1 33 OSC2/CLKO/RC15
U2TX/CN18/RF5 2 32 OSC1/CLKI
U2RX/CN17/RF4 3 31 VSS
C1TX/RF1 4 30 VSS
C1RX/RF0 5 29 VDD
VSS 6 dsPIC30F4011 28 VDD
VDD 7 27 AN8/RB8
VDD 8 26 AN7/RB7
PWM3H/RE5 9 25 AN6/OCFA/RB6
PWM3L/RE4 10 24 AN5/QEB/IC8/CN7/RB5
PWM2H/RE3 11 23 AN4/QEA/IC7/CN6/RB4
12
13
14
15
16
17
18
19
20
21
22
EMUC3/AN1/VREF-/CN3/RB1
NC
MCLR
AVSS
EMUD3/AN0/VREF+/CN2/RB0
AN2/SS1/CN4/RB2
AN3/INDX/CN5/RB3
PWM2L/RE2
PWM1H/RE1
PWM1L/RE0
AVDD
MCLR 1 28 AVDD
EMUD3/AN0/VREF+/CN2/RB0 2 27 AVSS
EMUC3/AN1/VREF-/CN3/RB1 3 26 PWM1L/RE0
dsPIC30F4012
AN2/SS1/CN4/RB2 4 25 PWM1H/RE1
AN3/INDX/CN5/RB3 5 24 PWM2L/RE2
AN4/QEA/IC7/CN6/RB4 6 23 PWM2H/RE3
AN5/QEB/IC8/CN7/RB5 7 22 PWM3L/RE4
VSS 8 21 PWM3H/RE5
OSC1/CLKI 9 20 VDD
OSC2/CLKO/RC15 10 19 VSS
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13 11 18 PGC/EMUC/U1RX/SDI1/SDA/C1RX/RF2
EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14 12 17 PGD/EMUD/U1TX/SDO1/SCL/C1TX/RF3
VDD 13 16 FLTA/INT0/SCK1/OCFA/RE8
EMUD2/OC2/IC2/INT2/RD1 14 15 EMUC2/OC1/IC1/INT1/RD0
44-Pin QFN
EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14
PGD/EMUD/U1TX/SDO1/SCL/C1TX/RF3
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13
FLTA/INT0/SCK1/OCFA/RE8
EMUD2/OC2/IC2/INT2/RD1
EMUC2/OC1/IC1/INT1/RD0
VDD
VDD
VSS
NC
NC
44
43
42
41
40
39
38
37
36
35
34
PGC/EMUC/U1RX/SDI1/SDA/C1RX/RF2 1 33 OSC2/CLKO/RC15
NC 2 32 OSC1/CLKI
NC 3 31 VSS
NC 4 30 VSS
NC 5 29 VDD
6 28 VDD
VSS dsPIC30F4012
VDD 7 27 NC
VDD 8 26 NC
PWM3H/RE5 9 25 NC
PWM3L/RE4 10 24 AN5/QEB/IC8/CN7/RB5
PWM2H/RE3 11 23 AN4/QEA/IC7/CN6/RB4
12
13
14
15
16
17
18
19
20
21
22
EMUD3/AN0/VREF+/CN2/RB0
EMUC3/AN1/VREF-/CN3/RB1
AN2/SS1/CN4/RB2
PWM2L/RE2
PWM1H/RE1
PWM1L/RE0
AVDD
AN3/INDX/CN5/RB3
NC
MCLR
AVSS
Errata
An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current
devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision
of silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:
• Microchip’s Worldwide Web site; http://www.microchip.com
• Your local Microchip sales office (see last page)
When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are
using.
16 16 16 16
16
Interrupt Data Latch Data Latch
Controller PSV & Table
Data Access Y Data X Data
24 Control Block 8 16 RAM RAM
(1 Kbyte) (1 Kbyte)
Address Address
24 Latch Latch
16 16 16
24 X RAGU EMUD3/AN0/VREF+/CN2/RB0
Y AGU
PCU PCH PCL X WAGU EMUC3/AN1/VREF-/CN3/RB1
Program Counter AN2/SS1/CN4/RB2
Address Latch Stack Loop AN3/INDX/CN5/RB3
Control Control AN4/QEA/IC7/CN6/RB4
Program Memory Logic Logic
AN5/QEB/IC8/CN7/RB5
(48 Kbytes) AN6/OCFA/RB6
Data EEPROM AN7/RB7
(1 Kbyte) Effective Address AN8/RB8
Data Latch 16 PORTB
ROM Latch 16
24
IR
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13
16 16 EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14
OSC2/CLKO/RC15
16 x 16
W Reg Array PORTC
Decode
Instruction
Decode and 16 16
Control
Control Signals
to Various Blocks Power-up DSP Divide
Timer Engine Unit
EMUC2/OC1/IC1/INT1/RD0
OSC1/CLKI Timing Oscillator
Generation EMUD2/OC2/IC2/INT2/RD1
Start-up Timer OC3/RD2
OC4/RD3
POR/BOR ALU<16>
Reset PORTD
MCLR 16 16
Watchdog
VDD, VSS Timer
AVDD, AVSS
Input Output
CAN 10-Bit ADC Capture Compare I2C™
PWM1L/RE0
Module Module
PWM1H/RE1
PWM2L/RE2
PWM2H/RE3
PWM3L/RE4
PWM3H/RE5
Motor Control UART1, FLTA/INT0/RE8
SPI1 Timers QEI
PWM UART2 PORTE
C1RX/RF0
C1TX/RF1
PGC/EMUC/U1RX/SDI1/SDA/RF2
PGD/EMUD/U1TX/SDO1/SCL/RF3
U2RX/CN17/RF4
U2TX/CN18/RF5
SCK1/RF6
PORTF
Y Data Bus
X Data Bus
16 16 16 16
16
Interrupt Data Latch Data Latch
Controller PSV & Table Y Data
Data Access X Data
24 Control Block 8 16 RAM RAM
(1 Kbyte) (1 Kbyte)
Address Address
24 Latch Latch
16 16 16
24 X RAGU
Y AGU
PCU PCH PCL X WAGU
EMUD3/AN0/VREF+/CN2/RB0
Program Counter
EMUC3/AN1/VREF-/CN3/RB1
Address Latch Stack Loop AN2/SS1/CN4/RB2
Control Control
Program Memory Logic Logic AN3/INDX/CN5/RB3
(48 Kbytes) AN4/QEA/IC7/CN6/RB4
AN5/QEB/IC8/CN7/RB5
Data EEPROM
(1 Kbyte) Effective Address PORTB
Data Latch 16
ROM Latch 16
24
IR
EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13
16 EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14
16
OSC2/CLKO/RC15
16 x 16
W Reg Array PORTC
Decode
Instruction
Decode and 16 16
Control
Input Output
CAN 10-Bit ADC Capture Compare I2C™
PWM1L/RE0
Module Module
PWM1H/RE1
PWM2L/RE2
PWM2H/RE3
PWM3L/RE4
PWM3H/RE5
SPI1, Motor Control UART1, FLTA/INT0/SCK1/OCFA/RE8
Timers QEI
SPI2 PWM UART2
PORTE
PGC/EMUC/U1RX/SDI1/SDA/C1RX/RF2
PGD/EMUD/U1TX/SDO1/SCL/C1TX/RF3
PORTF
D15 D0
W0/WREG
PUSH.S Shadow
W1
DO Shadow
W2
W3 Legend
W4
DSP Operand W5
Registers
W6
W7
Working Registers
W8
W9
DSP Address
Registers W10
W11
W12/DSP Offset
W13/DSP Write-Back
W14/Frame Pointer
W15/Stack Pointer
PC22 PC0
0 Program Counter
7 0
TABPAG
TBLPAG Data Table Page Address
7 0
PSVPAG Program Space Visibility Page Address
15 0
RCOUNT REPEAT Loop Counter
15 0
DCOUNT DO Loop Counter
22 0
DOSTART DO Loop Start Address
22
DOEND DO Loop End Address
15 0
CORCON Core Configuration Register
SRH SRL
S
a
40 40-bit Accumulator A 40 Round t 16
40-bit Accumulator B u
Logic r
a
Carry/Borrow Out t
Saturate e
Carry/Borrow In Adder
Negate
40
40 40
Barrel
16
Shifter
X Data Bus
40
Sign-Extend
Y Data Bus
32 16
Zero Backfill
32
33
17-bit
Multiplier/Scaler
16 16
To/From W Array
User Memory
incremented by two between successive program Alternate Vector Table 000084
Space
0000FE
words in order to provide compatibility with data space 000100
User Flash
addressing. Program Memory
(16K instructions)
User program space access is restricted to the lower 007FFE
4M instruction word address range (0x000000 to 008000
Reserved
0x7FFFFE) for all accesses other than TBLRD/TBLWT, (Read ‘0’s)
which use TBLPAG<7> to determine user or configura- 7FFBFE
tion space access. In Table 3-1, read/write instructions, 7FFC00
Data EEPROM
bit 23 allows access to the Device ID, the User ID and (1 Kbyte)
the Configuration bits; otherwise, bit 23 is always clear. 7FFFFE
800000
Reserved
Configuration Memory
8005BE
Space
8005C0
UNITID (32 instr.)
8005FE
800600
Reserved
F7FFFE
Device Configuration F80000
Registers F8000E
F80010
Reserved
FEFFFE
DEVID (2) FF0000
FFFFFE
23 bits
Using
Program 0 Program Counter 0
Counter
Select
1 EA
Using
Program 0 PSVPAG Reg
Space
Visibility 8 bits 15 bits
EA
User/ Byte
Configuration 24-bit EA
Space Select
Select
Note: Program Space Visibility cannot be used to access bits <23:16> of a word in program memory.
PC Address 23 16 8 0
0x000000 00000000
0x000002 00000000
0x000004 00000000
0x000006 00000000
TBLRDL.B (Wn<0> = 0)
Program Memory TBLRDL.W
‘Phantom’ Byte
TBLRDL.B (Wn<0> = 1)
(read as ‘0’).
TBLRDH.W
PC Address 23 16 8 0
0x000000 00000000
0x000002 00000000
0x000004 00000000
0x000006 00000000
TBLRDH.B (Wn<0> = 0)
Program Memory
‘Phantom’ Byte
(read as ‘0’) TBLRDH.B (Wn<0> = 1)
3.1.2 DATA ACCESS FROM PROGRAM Note that by incrementing the PC by 2 for each
MEMORY USING PROGRAM program memory word, the Least Significant 15 bits of
SPACE VISIBILITY data space addresses directly map to the Least Signif-
icant 15 bits in the corresponding program space
The upper 32 Kbytes of data space may optionally be addresses. The remaining bits are provided by the
mapped into any 16K word program space page. This Program Space Visibility Page register,
provides transparent access of stored constant data PSVPAG<7:0>, as shown in Figure 3-5.
from X data space without the need to use special
instructions (i.e., TBLRDL/H, TBLWTL/H instructions). Note: PSV access is temporarily disabled during
table reads/writes.
Program space access through the data space occurs
if the MSb of the data space EA is set and program For instructions that use PSV which are executed
space visibility is enabled by setting the PSV bit in the outside a REPEAT loop:
Core Control register (CORCON). The functions of • The following instructions require one instruction
CORCON are discussed in Section 2.4 “DSP cycle in addition to the specified execution time:
Engine”.
- MAC class of instructions with data operand
Data accesses to this area add an additional cycle to prefetch
the instruction being executed, since two program - MOV instructions
memory fetches are required.
- MOV.D instructions
Note that the upper half of addressable data space is • All other instructions require two instruction cycles
always part of the X data space. Therefore, when a in addition to the specified execution time of the
DSP operation uses program space mapping to access instruction.
this memory region, Y data space should typically con-
tain state (variable) data for DSP operations, whereas For instructions that use PSV which are executed
X data space should typically contain coefficient inside a REPEAT loop:
(constant) data. • The following instances require two instruction
Although each data space address, 0x8000 and higher, cycles in addition to the specified execution time
maps directly into a corresponding program memory of the instruction:
address (see Figure 3-5), only the lower 16 bits of the - Execution in the first iteration
24-bit program word are used to contain the data. The - Execution in the last iteration
upper 8 bits should be programmed to force an illegal - Execution prior to exiting the loop due to an
instruction to maintain machine robustness. Refer interrupt
to the “dsPIC30F Programmer’s Reference Manual”
- Execution upon re-entering the loop after an
(DS70030) for details on instruction encoding.
interrupt is serviced
• Any other iteration of the REPEAT loop allows the
instruction, accessing data using PSV, to execute
in a single cycle.
15 PSVPAG(1)
EA<15> = 0 0x00
8
Data 16
Space 0x8000
EA 15 23 15 0
Address
EA<15> = 1 Concatenation 23 0x001200
15
Note: PSVPAG is an 8-bit register containing bits <22:15> of the program space address
(i.e., it defines the page in program space to which the upper half of data space is being mapped).
3.2 Data Address Space When executing any instruction other than one of the
MAC class of instructions, the X block consists of the
The core has two data spaces. The data spaces can be 64-Kbyte data address space (including all Y
considered either separate (for some DSP instruc- addresses). When executing one of the MAC class of
tions), or as one unified linear address range (for MCU instructions, the X block consists of the 64-Kbyte data
instructions). The data spaces are accessed using two address space excluding the Y address block (for data
Address Generation Units (AGUs) and separate data reads only). In other words, all other instructions regard
paths. the entire data memory as one composite address
space. The MAC class instructions extract the Y address
3.2.1 DATA SPACE MEMORY MAP space from data space and address it using EAs
The data space memory is split into two blocks, X and sourced from W10 and W11. The remaining X data
Y data space. A key element of this architecture is that space is addressed using W8 and W9. Both address
Y space is a subset of X space, and is fully contained spaces are concurrently accessed only with the MAC
within X space. In order to provide an apparent linear class instructions.
addressing space, X and Y spaces have contiguous A data space memory map is shown in Figure 3-6.
addresses.
Figure 3-7 shows a graphical summary of how X and Y
data spaces are accessed for MCU and DSP
instructions.
MSB LSB
Address 16 bits Address
MSB LSB
0x0001 0x0000
2-Kbyte SFR Space
SFR Space 0x07FE
0x07FF
0x0801 0x0800
0x0FFF 0x0FFE
0x1001 0x1000
0x8001 0x8000
X Data
Unimplemented (X)
Optionally
Mapped
into Program
Memory
0xFFFF 0xFFFE
X SPACE
UNUSED
X SPACE
X SPACE
UNUSED
Indirect EA using any W Indirect EA using W8, W9 Indirect EA using W10, W11
DS70135D-page 30
W3 0006 W3 0000 0000 0000 0000
W4 0008 W4 0000 0000 0000 0000
W5 000A W5 0000 0000 0000 0000
W6 000C W6 0000 0000 0000 0000
W7 000E W7 0000 0000 0000 0000
W8 0010 W8 0000 0000 0000 0000
W9 0012 W9 0000 0000 0000 0000
W10 0014 W10 0000 0000 0000 0000
W11 0016 W11 0000 0000 0000 0000
W12 0018 W12 0000 0000 0000 0000
W13 001A W13 0000 0000 0000 0000
W14 001C W14 0000 0000 0000 0000
dsPIC30F4011/4012
Byte
Address MOV #0x1100,W0
MOV W0, XMODSRT ;set modulo start address
MOV #0x1163,W0
MOV W0,MODEND ;set modulo end address
0x1100 MOV #0x8001,W0
MOV W0,MODCON ;enable W1, X AGU for modulo
MOV #0x0000,W0 ;W0 holds buffer fill value
MOV #0x1110,W1 ;point W1 to buffer
DO AGAIN,#0x31 ;fill the 50 buffer locations
MOV W0, [W1++] ;fill the next location
AGAIN: INC W0,W0 ;increment the fill value
0x1163
Pivot Point
XB = 0x0008 for a 16-Word Bit-Reversed Buffer
A3 A2 A1 A0 Decimal A3 A2 A1 A0 Decimal
0 0 0 0 0 0 0 0 0 0
0 0 0 1 1 1 0 0 0 8
0 0 1 0 2 0 1 0 0 4
0 0 1 1 3 1 1 0 0 12
0 1 0 0 4 0 0 1 0 2
0 1 0 1 5 1 0 1 0 10
0 1 1 0 6 0 1 1 0 6
0 1 1 1 7 1 1 1 0 14
1 0 0 0 8 0 0 0 1 1
1 0 0 1 9 1 0 0 1 9
1 0 1 0 10 0 1 0 1 5
1 0 1 1 11 1 1 0 1 13
1 1 0 0 12 0 0 1 1 3
1 1 0 1 13 1 0 1 1 11
1 1 1 0 14 0 1 1 1 7
1 1 1 1 15 1 1 1 1 15
2. The Stack Pointer is loaded with a value which IVT Reserved Vector
Reserved Vector
is less than 0x0800 (simple stack underflow). Reserved Vector
Interrupt 0 Vector 0x000014
Interrupt 1 Vector
5.3.1.4 Oscillator Fail Trap —
—
This trap is initiated if the external oscillator fails and —
operation becomes reliant on an internal RC backup. Interrupt 52 Vector
Interrupt 53 Vector 0x00007E
Reserved 0x000080
Reserved 0x000082
Reserved 0x000084
Oscillator Fail Trap Vector
Stack Error Trap Vector
Address Error Trap Vector
Math Error Trap Vector
AIVT Reserved Vector
Reserved Vector
Reserved Vector
Interrupt 0 Vector 0x000094
Interrupt 1 Vector
—
—
—
Interrupt 52 Vector
Interrupt 53 Vector 0x0000FE
DS70135D-page 44
IFS1 0086 — — — — C1IF — U2TXIF U2RXIF INT2IF T5IF T4IF OC4IF OC3IF IC8IF IC7IF INT1IF 0000 0000 0000 0000
IFS2 0088 — — — — FLTAIF — — QEIIF PWMIF — — — — — — — 0000 0000 0000 0000
IEC0 008C CNIE MI2CIE SI2CIE NVMIE ADIE U1TXIE U1RXIE SPI1IE T3IE T2IE OC2IE IC2IE T1IE OC1IE IC1IE INT0IE 0000 0000 0000 0000
IEC1 008E — — — — C1IE — U2TXIE U2RXIE INT2IE T5IE T4IE OC4IE OC3IE IC8IE IC7IE INT1IE 0000 0000 0000 0000
IEC2 0090 — — — — FLTAIE — — QEIIE PWMIE — — — — — — — 0000 0000 0000 0000
IPC0 0094 — T1IP<2:0> — OC1IP<2:0> — IC1IP<2:0> — INT0IP<2:0> 0100 0100 0100 0100
IPC1 0096 — T31P<2:0> — T2IP<2:0> — OC2IP<2:0> — IC2IP<2:0> 0100 0100 0100 0100
IPC2 0098 — ADIP<2:0> — U1TXIP<2:0> — U1RXIP<2:0> — SPI1IP<2:0> 0100 0100 0100 0100
IPC3 009A — CNIP<2:0> — MI2CIP<2:0> — SI2CIP<2:0> — NVMIP<2:0> 0100 0100 0100 0100
IPC4 009C — OC3IP<2:0> — IC8IP<2:0> — IC7IP<2:0> — INT1IP<2:0> 0100 0100 0100 0100
IPC5 009E — INT2IP<2:0> — T5IP<2:0> — T4IP<2:0> — OC4IP<2:0> 0100 0100 0100 0100
dsPIC30F4011/4012
24 bits
Using
Program 0 Program Counter 0
Counter
NVMADR Reg EA
Using
NVMADR 1/0 NVMADRU Reg
Addressing
8 bits 16 bits
Working Reg EA
Byte
User/Configuration Select
Space Select 24-bit EA
Note: In Example 6-2, the contents of the upper byte of W3 has no effect.
NVMCON 0760 WR WREN WRERR — — — — TWRI — PROGOP<6:0> 0000 0000 0000 0000
NVMADR 0762 NVMADR<15:0> uuuu uuuu uuuu uuuu
NVMADRU 0764 — — — — — — — — — NVMADR<22:16> 0000 0000 uuuu uuuu
NVMKEY 0766 — — — — — — — — KEY<7:0> 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
Read TRIS
I/O Cell
TRIS Latch
Data Bus D Q
WR TRIS CK
Data Latch
D Q I/O Pad
WR LAT +
CK
WR PORT
Read LAT
Read PORT
PIO Module 1
Output Data
0
Read TRIS
I/O Pad
Data Bus D Q
WR TRIS CK
TRIS Latch
D Q
WR LAT +
WR PORT CK
Data Latch
Read LAT
Input Data
Read PORT
8.2 Configuring Analog Port Pins 8.2.1 I/O PORT WRITE/READ TIMING
The use of the ADPCFG and TRIS registers control the One instruction cycle is required between a port
operation of the A/D port pins. The port pins that are direction change or port write operation and a read
desired as analog inputs must have their correspond- operation of the same port. Typically this instruction
ing TRIS bit set (input). If the TRIS bit is cleared would be a NOP.
(output), the digital output level (VOH or VOL) will be
converted. EXAMPLE 8-1: PORT WRITE/READ
When reading the PORT register, all pins configured as EXAMPLE
analog input channels will read as cleared (a low level). MOV 0xFF00, W0 ; Configure PORTB<15:8>
; as inputs
Pins configured as digital inputs will not convert an ana- MOV W0, TRISBB ; and PORTB<7:0> as outputs
log input. Analog levels on any pin that is defined as a NOP ; Delay 1 cycle
digital input (including the ANx pins), may cause the BTSS PORTB, #13 ; Next Instruction
input buffer to consume current that exceeds the
device specifications.
TRISB 02C6 — — — — — — — TRISB8 TRISB7 TRISB6 TRISB5 TRISB4 TRISB3 TRISB2 TRISB1 TRISB0 0000 0001 1111 1111
PORTB 02C8 — — — — — — — RB8 RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 0000 0000 0000 0000
LATB 02CA — — — — — — — LATB8 LATB7 LATB6 LATB5 LATB4 LATB3 LATB2 LATB1 LATB0 0000 0000 0000 0000
TRISC 02CC TRISC15 TRISC14 TRISC13 — — — — — — — — — — — — — 1110 0000 0000 0000
PORTC 02CE RC15 RC14 RC13 — — — — — — — — — — — — — 0000 0000 0000 0000
LATC 02D0 LATC15 LATC14 LATC13 — — — — — — — — — — — — — 0000 0000 0000 0000
TRISD 02D2 — — — — — — — — — — — — TRISD3 TRISD2 TRISD1 TRISD0 0000 0000 0000 1111
DS70135D-page 59
dsPIC30F4011/4012
TABLE 8-2: dsPIC30F4012 PORT REGISTER MAP
SFR
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Reset State
Name
TRISB 02C6 — — — — — — — — — — TRISB5 TRISB4 TRISB3 TRISB2 TRISB1 TRISB0 0000 0000 0011 1111
PORTB 02C8 — — — — — — — — — — RB5 RB4 RB3 RB2 RB1 RB0 0000 0000 0000 0000
LATB 02CB — — — — — — — — — — LATB5 LATB4 LATB3 LATB2 LATB1 LATB0 0000 0000 0000 0000
DS70135D-page 60
TRISC 02CC TRISC15 TRISC14 TRISC13 — — — — — — — — — — — — — 1110 0000 0000 0000
PORTC 02CE RC15 RC14 RC13 — — — — — — — — — — — — — 0000 0000 0000 0000
LATC 02D0 LATC15 LATC14 LATC13 — — — — — — — — — — — — — 0000 0000 0000 0000
TRISD 02D2 — — — — — — — — — — — — — — TRISD1 TRISD0 0000 0000 0000 0011
PORTD 02D4 — — — — — — — — — — — — — — RD1 RD0 0000 0000 0000 0000
LATD 02D6 — — — — — — — — — — — — — — LATD1 LATD0 0000 0000 0000 0000
TRISE 02D8 — — — — — — — TRISE8 — — TRISE5 TRISE4 TRISE3 TRISE2 TRISE1 TRISE0 0000 0001 0011 1111
PORTE 02DA — — — — — — — RE8 — — RE5 RE4 RE3 RE2 RE1 RE0 0000 0000 0000 0000
LATE 02DC — — — — — — — LATE8 — — LATE5 LATE4 LATE3 LATE2 LATE1 LATE0 0000 0000 0000 0000
TRISF 02EE — — — — — — — — — — — — TRISF3 TRISF2 — — 0000 0000 0000 1100
0000 0000 0000 0000
dsPIC30F4011/4012
CNEN1 00C0 CN7IE CN6IE CN5IE CN4IE CN3IE CN2IE CN1IE CN0IE 0000 0000 0000 0000
CNEN2 00C2 — — — — — CN18IE* CN17IE* — 0000 0000 0000 0000
CNPU1 00C4 CN7PUE CN6PUE CN5PUE CN4PUE CN3PUE CN2PUE CN1PUE CN0PUE 0000 0000 0000 0000
CNPU2 00C6 — — — — — CN18PUE* CN17PUE* — 0000 0000 0000 0000
Legend: u = uninitialized bit
* Not available on dsPIC30F4012
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
Further, the following operational characteristics are When the timer is configured for the Asynchronous mode
supported: of operation, and the CPU goes into the Idle mode, the
timer will stop incrementing if TSIDL = 1.
• Timer gate operation
• Selectable prescaler settings
• Timer operation during CPU Idle and Sleep
modes
• Interrupt on 16-bit Period register match or falling
edge of external gate signal
PR1
Equal
Comparator x 16 TSYNC
1 Sync
TMR1
Reset
0
0
T1IF
Event Flag 1 Q D TGATE
Q CK
TGATE
TGATE
TCS
TCKPS<1:0>
SOSCO/ TON 2
1x
T1CK
SOSCI
TCY 00
C1
SOSCI
C1 = C2 = 18 pF; R = 100K
DS70135D-page 66
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
dsPIC30F4011/4012
TMR3HLD
16
16
Write TMR2
Read TMR2
16
Reset
TMR3 TMR2 Sync
MSB LSB
ADC Event Trigger
Comparator x 32
Equal
PR3 PR2
0
T3IF
Event Flag 1 Q D TGATE(T2CON<6>)
Q CK
TGATE
(T2CON<6>)
TGATE
TCS
TCKPS<1:0>
TON 2
T2CK 1x
Prescaler
Gate 1, 8, 64, 256
Sync 01
TCY
00
Note: Timer configuration bit, T32 (T2CON<3>), must be set to ‘1’ for a 32-bit timer/counter operation. All control
bits are respective to the T2CON register.
PR2
Equal
Comparator x 16
TMR2 Sync
Reset
0
T2IF
Event Flag 1 Q D TGATE
Q CK
TGATE
TGATE
TCS
TCKPS<1:0>
TON 2
T2CK 1x
Gate Prescaler
Sync 01 1, 8, 64, 256
TCY 00
PR3
TMR3
Reset
0
T3IF
Event Flag 1 Q D TGATE
Q CK
TGATE
TGATE
TCS
TCKPS<1:0>
TON 2
Sync 1x
Prescaler
01 1, 8, 64, 256
TCY 00
Note: The dsPIC30F4011/4012 devices do not have external pin inputs to Timer3. In these devices, the following
modes should not be used:
1. TCS = 1.
2. TCS = 0 and TGATE = 1 (gated time accumulation).
DS70135D-page 71
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
Data Bus<15:0>
TMR5HLD
16
16
Write TMR4
Read TMR4
16
Reset
TMR5 TMR4 Sync
MSB LSB
Comparator x 32
Equal
PR5 PR4
0
T5IF
Event Flag Q D
1 TGATE(T4CON<6>)
Q CK
TGATE
TGATE
(T4CON<6>)
TCS
TCKPS<1:0>
TON 2
T4CK 1x
Gate Prescaler
01 1, 8, 64, 256
Sync
TCY 00
Note: Timer configuration bit, T32 (T2CON<3>), must be set to ‘1’ for a 32-bit timer/counter operation. All
control bits are respective to the T4CON register.
PR4
Equal
Comparator x 16
TMR4 Sync
Reset
0
T4IF
Event Flag 1 Q D TGATE
Q CK
TGATE
TGATE
TCS
TCKPS<1:0>
TON 2
T4CK 1x
Gate Prescaler
Sync 01 1, 8, 64, 256
TCY 00
PR5
TMR5
Reset
0
T5IF
Event Flag 1 Q D TGATE
Q CK
TGATE
TGATE
TCS
TCKPS<1:0>
TON 2
Sync 1x
Prescaler
01 1, 8, 64, 256
TCY 00
Note: The dsPIC30F4011/4012 devices do not have an external pin input to Timer5. In these devices, the
following modes should not be used:
1. TCS = 1.
2. TCS = 0 and TGATE = 1 (gated time accumulation).
DS70135D-page 76
PR4 011A Period Register 4 1111 1111 1111 1111
PR5 011C Period Register 5 1111 1111 1111 1111
T4CON 011E TON — TSIDL — — — — — — TGATE TCKPS1 TCKPS0 T45 — TCS — 0000 0000 0000 0000
T5CON 0120 TON — TSIDL — — — — — — TGATE TCKPS1 TCKPS0 — — TCS — 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
dsPIC30F4011/4012
16 16
ICx ICTMR
Pin 1 0
Edge FIFO
Prescaler Clock Detection R/W
1, 4, 16 Synchronizer Logic Logic
3 ICM<2:0> ICxBUF
Mode Select
ICBNE, ICOV
ICI<1:0>
Interrupt
ICxCON Logic
Note: Where ‘x’ is shown, reference is made to the registers or bits associated to the respective input capture
channels 1 through N.
DS70135D-page 80
IC2CON 0146 — — ICSIDL — — — — — ICTMR ICI<1:0> ICOV ICBNE ICM<2:0> 0000 0000 0000 0000
IC7BUF 0158 Input 7 Capture Register uuuu uuuu uuuu uuuu
IC7CON 015A — — ICSIDL — — — — — ICTMR ICI<1:0> ICOV ICBNE ICM<2:0> 0000 0000 0000 0000
IC8BUF 015C Input 8 Capture Register uuuu uuuu uuuu uuuu
IC8CON 015E — — ICSIDL — — — — — ICTMR ICI<1:0> ICOV ICBNE ICM<2:0> 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
dsPIC30F4011/4012
OCxRS
3 Output Enable
OCM<2:0>
Comparator Mode Select OCFA
(for x = 1, 2, 3 or 4)
OCTSEL
0 1 0 1
Note: Where ‘x’ is shown, reference is made to the registers associated with the respective output compare channels 1
through N.
Duty Cycle
OC1RS 0180 Output Compare 1 Secondary Register 0000 0000 0000 0000
OC1R 0182 Output Compare 1 Main Register 0000 0000 0000 0000
OC1CON 0184 — — OCSIDL — — — — — — — — OCFLT OCTSEL OCM<2:0> 0000 0000 0000 0000
DS70135D-page 84
OC2RS 0186 Output Compare 2 Secondary Register 0000 0000 0000 0000
OC2R 0188 Output Compare 2 Main Register 0000 0000 0000 0000
OC2CON 018A — — OCSIDL — — — — — — — — OCFLT OCTSE OCM<2:0> 0000 0000 0000 0000
OC3RS* 018C Output Compare 3 Secondary Register 0000 0000 0000 0000
OC3R* 018E Output Compare 3 Main Register 0000 0000 0000 0000
OC3CON* 0190 — — OCSIDL — — — — — — — — OCFLT OCTSEL OCM<2:0> 0000 0000 0000 0000
OC4RS* 0192 Output Compare 4 Secondary Register 0000 0000 0000 0000
OC4R* 0194 Output Compare 4 Main Register 0000 0000 0000 0000
OC4CON* 0196 — — OCSIDL — — — — — — — — OCFLT OCTSEL OCM<2:0> 0000 0000 0000 0000
Legend: u = uninitialized bit
* Not available on dsPIC30F4012.
dsPIC30F4011/4012
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
TQCKPS<1:0>
Sleep Input TQCS
2
TCY
0
Synchronize
Prescaler
Det 1 1, 8, 64, 256
1
QEIM<2:0>
0
D Q QEIIF
TQGATE Event
CK Q Flag
Programmable
QEB
Digital Filter
Programmable
INDX
Digital Filter
Up/Down
Note: In dsPIC30F4011/4012, the UPDN pin is not available. Up/Down logic bit can still be polled by software.
14.2 16-bit Up/Down Position Counter The Index Match Value bits (IMV<1:0>) allow the user
to specify the state of the QEA and QEB input pins,
Mode
during an index pulse, when the POSCNT register is to
The 16-bit Up/Down Counter counts up or down on be reset.
every count pulse, which is generated by the difference In 4x Quadrature Count mode:
of the Phase A and Phase B input signals. The counter IMV1 = Required state of Phase B input signal for
acts as an integrator, whose count value is proportional match on index pulse
to position. The direction of the count is determined by IMV0 = Required state of Phase A input signal for
the UPDN signal which is generated by the Quadrature match on index pulse
Encoder Interface Logic.
In 2x Quadrature Count mode:
IMV1 = Selects phase input signal for index state
14.2.1 POSITION COUNTER ERROR
match (0 = Phase A, 1 = Phase B)
CHECKING
IMV0 = Required state of the selected phase input
Position counter error checking in the QEI is provided signal for match on index pulse
for and indicated by the CNTERR bit (QEICON<15>).
The interrupt is still generated on the detection of the
The error checking only applies when the position
index pulse and not on the position counter overflow/
counter is configured for Reset on the Index Pulse
underflow.
modes (QEIM<2:0> = 110 or 100). In these modes, the
contents of the POSCNT register are compared with 14.2.3 COUNT DIRECTION STATUS
the values (0xFFFF or MAXCNT + 1, depending on
direction). If these values are detected, an error condi- As mentioned in the previous section, the QEI logic
tion is generated by setting the CNTERR bit and a QEI generates an UPDN signal, based upon the relation-
count error interrupt is generated. The QEI count error ship between Phase A and Phase B. In addition to the
interrupt can be disabled by setting the CEID bit output pin, the state of this internal UPDN signal is
(DFLTCON<8>). The position counter continues to supplied to an SFR bit, UPDN (QEICON<11>), as a
count encoder edges after an error has been detected. read-only bit.
The POSCNT register continues to count up/down until Note: QEI pins are multiplexed with analog
a natural rollover/underflow. No interrupt is generated inputs. The user must insure that all QEI
for the natural rollover/underflow event. The CNTERR associated pins are set as digital inputs in
bit is a read/write bit and reset in software by the user. the ADPCFG register.
QEICON 0122 CNTERR — QEISIDL INDX UPDN QEIM2 QEIM1 QEIM0 SWPAB — TQGATE TQCKPS1 TQCKPS0 POSRES TQCS UPDN_SRC 0000 0000 0000 0000
DFLTCON 0124 — — — — — IMV1 IMV0 CEID QEOUT QECK2 QECK1 QECK0 — — — — 0000 0000 0000 0000
POSCNT 0126 Position Counter<15:0> 0000 0000 0000 0000
MAXCNT 0128 Maximun Count<15:0> 1111 1111 1111 1111
ADPCFG 02A8 — — — — — — — PCFG8 PCFG7 PCFG6 PCFG5 PCFG4 PCFG3 PCFG2 PCFG1 PCFG0 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
PWMCON1
PWM Enable and Mode SFRs
PWMCON2
PWM Manual
OVDCON
Control SFR
PWM Generator #3
PDC3 Buffer
16-bit Data Bus
PDC3
FLTA
PTPER Buffer
PTCON
SEVTCMP PTDIR
0 0
Duty Cycle
Period
Period
The three PWM duty cycle registers are double- The Complementary mode is selected for each PWM
buffered to allow glitchless updates of the PWM I/O pin pair by clearing the appropriate PTMODx bit in
outputs. For each duty cycle, there is a duty cycle the PWMCON1 SFR. The PWM I/O pins are set to
register that is accessible by the user and a second Complementary mode by default upon a device Reset.
duty cycle register that holds the actual compare value
used in the present PWM period. 15.7 Dead-Time Generators
For edge-aligned PWM output, a new duty cycle value Dead-time generation may be provided when any of
will be updated whenever a match with the PTPER reg- the PWM I/O pin pairs are operating in the
ister occurs and PTMR is reset. The contents of the Complementary Output mode. The PWM outputs use
duty cycle buffers are automatically loaded into the push-pull drive circuits. Due to the inability of the power
duty cycle registers when the PWM time base is dis- output devices to switch instantaneously, some amount
abled (PTEN = 0) and the UDIS bit is cleared in of time must be provided between the turn-off event
PWMCON2. of one PWM output in a complementary pair and the
When the PWM time base is in the Continuous Up/ turn-on event of the other transistor.
Down Count mode, new duty cycle values are updated The PWM module allows two different dead times to be
when the value of the PTMR register is zero and the programmed. These two dead times may be used in
PWM time base begins to count upwards. The contents one of two methods described below to increase user
of the duty cycle buffers are automatically loaded into flexibility:
the duty cycle registers when the PWM time base is
• The PWM output signals can be optimized for
disabled (PTEN = 0).
different turn-off times in the high side and low
When the PWM time base is in the Continuous Up/ side transistors in a complementary pair of tran-
Down Count mode with double updates, new duty cycle sistors. The first dead time is inserted between
values are updated when the value of the PTMR regis- the turn-off event of the lower transistor of the
ter is zero, and when the value of the PTMR register complementary pair and the turn-on event of the
matches the value in the PTPER register. The contents upper transistor. The second dead time is inserted
of the duty cycle buffers are automatically loaded into between the turn-off event of the upper transistor
the duty cycle registers when the PWM time base is and the turn-on event of the lower transistor.
disabled (PTEN = 0). • The two dead times can be assigned to individual
PWM I/O pin pairs. This operating mode allows
the PWM module to drive different transistor/load
combinations with each complementary PWM I/O
pin pair.
PWMxH
PWMxL
PTCON 01C0 PTEN — PTSIDL — — — — — PTOPS<3:0> PTCKPS<1:0> PTMOD<1:0> 0000 0000 0000 0000
PTMR 01C2 PTDIR PWM Timer Count Value 0000 0000 0000 0000
PTPER 01C4 — PWM Time Base Period Register 0111 1111 1111 1111
SEVTCMP 01C6 SEVTDIR PWM Special Event Compare Register 0000 0000 0000 0000
PWMCON1 01C8 — — — — — PTMOD3 PTMOD2 PTMOD1 — PEN3H PEN2H PEN1H — PEN3L PEN2L PEN1L 0000 0000 1111 1111
PWMCON2 01CA — — — — SEVOPS<3:0> — — — — — — OSYNC UDIS 0000 0000 0000 0000
DTCON1 01CC — — — — — — — — DTAPS<1:0> Dead-Time A Value 0000 0000 0000 0000
DS70135D-page 101
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
Internal
Data Bus
Read Write
SPI1BUF SPI1BUF
Receive Transmit
SPI1SR
SDI1 bit 0
SDO1 Shift
Clock
SS1 and Clock Edge
FSYNC Control Select
Control
SS1
Secondary Primary
Prescaler Prescaler FCY
1, 2, 4, 6, 8 1, 4, 16, 64
SCK1
SDO1 SDI1
SPI1STAT 0220 SPIEN — SPISIDL — — — — — — SPIROV — — — — SPITBF SPIRBF 0000 0000 0000 0000
SPI1CON 0222 — FRMEN SPIFSD — DISSDO MODE16 SMP CKE SSEN CKP MSTEN SPRE2 SPRE1 SPRE0 PPRE1 PPRE0 0000 0000 0000 0000
SPI1BUF 0224 Transmit and Receive Buffer 0000 0000 0000 0000
DS70135D-page 106
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
dsPIC30F4011/4012
I2CRCV (8 bits)
bit 7 bit 0
I2CTRN (8 bits)
bit 7 bit 0
I2CBRG (9 bits)
bit 8 bit 0
I2CCON (16-bits)
bit 15 bit 0
I2CSTAT (16-bits)
bit 15 bit 0
I2CADD (10-bits)
bit 9 bit 0
Internal
Data Bus
I2CRCV
Read
Shift
SCL Clock
I2CRSR
LSB
SDA Addr_Match
Match Detect
Write
I2CADD
Read
Start and
Stop bit Detect
Write
I2CSTAT
Start, Restart,
Stop bit Generate
Read
Control Logic
Collision
Detect
Write
I2CCON
Acknowledge
Read
Generation
Clock
Stretching Write
I2CTRN
Reload
Control Write
As per the I2C standard, FSCK may be 100 kHz or The Master will continue to monitor the SDA and SCL
400 kHz. However, the user can specify any baud rate pins, and if a Stop condition occurs, the MI2CIF bit will
up to 1 MHz. I2CBRG values of ‘0’ or ‘1’ are illegal. be set.
A write to the I2CTRN will start the transmission of data
EQUATION 17-1: I2CBRG VALUE at the first data bit, regardless of where the transmitter
left off when bus collision occurred.
I2CBRG = ( FFSCL
CY – FCY
1,111,111 )
–1 In a Multi-Master environment, the interrupt generation
on the detection of Start and Stop conditions allows the
determination of when the bus is free. Control of the I2C
17.12.4 CLOCK ARBITRATION bus can be taken when the P bit is set in the I2CSTAT
register, or the bus is Idle and the S and P bits are
Clock arbitration occurs when the master deasserts the cleared.
SCL pin (SCL allowed to float high) during any receive,
transmit or Restart/Stop condition. When the SCL pin is
17.13 I2C Module Operation During CPU
allowed to float high, the Baud Rate Generator (BRG)
is suspended from counting until the SCL pin is actually Sleep and Idle Modes
sampled high. When the SCL pin is sampled high, the
Baud Rate Generator is reloaded with the contents of
17.13.1 I2C OPERATION DURING CPU
I2CBRG and begins counting. This ensures that the SLEEP MODE
SCL high time will always be at least one BRG rollover When the device enters Sleep mode, all clock sources
count in the event that the clock is held low by an to the module are shut down and stay at logic ‘0’. If
external device. Sleep occurs in the middle of a transmission, and the
state machine is partially into a transmission as the
17.12.5 MULTI-MASTER COMMUNICATION, clocks stop, then the transmission is aborted. Similarly,
BUS COLLISION AND BUS if Sleep occurs in the middle of a reception, then the
ARBITRATION reception is aborted.
Multi-master operation support is achieved by bus
17.13.2 I2C OPERATION DURING CPU IDLE
arbitration. When the master outputs address/data bits
onto the SDA pin, arbitration takes place when the
MODE
master outputs a ‘1’ on SDA, by letting SDA float high, For the I2C, the I2CSIDL bit selects if the module will
while another master asserts a ‘0’. When the SCL pin stop on Idle or continue on Idle. If I2CSIDL = 0, the
floats high, data should be stable. If the expected data module will continue operation on assertion of the Idle
on SDA is a ‘1’ and the data sampled on the SDA mode. If I2CSIDL = 1, the module will stop on Idle.
pin = 0, then a bus collision has taken place. The
master will set the MI2CIF pulse and reset the master
portion of the I2C port to its Idle state.
DS70135D-page 113
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
Write Write
– Control TSR
– Control Buffer
– Generate Flags
– Generate Interrupt
Load TSR
UxTXIF
UTXBRK
Data
Transmit Shift Register (UxTSR)
‘0’ (Start)
UxTX
‘1’ (Stop)
Control
Signals
UxMODE UxSTA
8-9
LPBACK
Load RSR
From UxTX
to Buffer Control
FERR
PERR
1
Receive Shift Register Signals
(UxRSR)
UxRX
0
· Start bit Detect
· Parity Check
· Stop bit Detect ÷ 16 Divider
· Shift Clock Generation
· Wake Logic
U1MODE 020C UARTEN — USIDL — — ALTIO — — WAKE LPBACK ABAUD — — PDSEL1 PDSEL0 STSEL 0000 0000 0000 0000
U1STA 020E UTXISEL — — — UTXBRK UTXEN UTXBF TRMT URXISEL1 URXISEL0 ADDEN RIDLE PERR FERR OERR URXDA 0000 0001 0001 0000
U1TXREG 0210 — — — — — — — UTX8 Transmit Register 0000 000u uuuu uuuu
U1RXREG 0212 — — — — — — — URX8 Receive Register 0000 0000 0000 0000
U1BRG 0214 Baud Rate Generator Prescaler 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
U2MODE 0216 UARTEN — USIDL — — — — — WAKE LPBACK ABAUD — — PDSEL1 PDSEL0 STSEL 0000 0000 0000 0000
U2STA 0218 UTXISEL — — — UTXBRK UTXEN UTXBF TRMT URXISEL1 URXISEL0 ADDEN RIDLE PERR FERR OERR URXDA 0000 0001 0001 0000
U2TXREG 021A — — — — — — — UTX8 Transmit Register 0000 000u uuuu uuuu
U2RXREG 021C — — — — — — — URX8 Receive Register 0000 0000 0000 0000
U2BRG 021E Baud Rate Generator Prescaler 0000 0000 0000 0000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
DS70135D-page 121
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
Acceptance Mask
BUFFERS RXM1(1)
Acceptance Filter
RXF2(1)
MESSAGE
MESSAGE
RXF0(1) RXF4(1)
TXLARB
TXLARB
TXLARB
c p
TXREQ
TXREQ
TXREQ
TXERR
TXERR
TXERR
TXABT
TXABT
TXABT
e t
Acceptance Filter Acceptance Filter
p
RXF1(1) RXF5(1)
t
Receive RERRCNT
Error
Counter
PROTOCOL TERRCNT
Protocol
Finite
CRC Generator CRC Check
State
Machine
Bit
Transmit
Timing Bit Timing
Logic
Logic Generator
C1TX C1RX
Note 1: These are conceptual groups of registers, not SFR names by themselves.
Input Signal
Sample Point
TQ
19.6.6 SYNCHRONIZATION
19.6.3 PROPAGATION SEGMENT
To compensate for phase shifts between the oscillator
This part of the bit time is used to compensate physical frequencies of the different bus stations, each CAN
delay times within the network. These delay times con- controller must be able to synchronize to the relevant
sist of the signal propagation time on the bus line and signal edge of the incoming signal. When an edge in
the internal delay time of the nodes. The propagation the transmitted data is detected, the logic will compare
segment can be programmed from 1 TQ to 8 TQ by the location of the edge to the expected time
setting the PRSEG<2:0> bits (C1CFG2<2:0>). (synchronous segment). The circuit will then adjust the
values of Phase1 Seg and Phase2 Seg. There are
19.6.4 PHASE SEGMENTS 2 mechanisms used to synchronize.
The phase segments are used to optimally locate the
sampling of the received bit within the transmitted bit 19.6.6.1 Hard Synchronization
time. The sampling point is between Phase1 Seg and Hard synchronization is only done whenever there is a
Phase2 Seg. These segments are lengthened or short- ‘recessive’ to ‘dominant’ edge during bus Idle, indicating
ened by resynchronization. The end of the Phase1 Seg the start of a message. After hard synchronization, the
determines the sampling point within a bit period. The bit time counters are restarted with the synchronous
segment is programmable from 1 TQ to 8 TQ. Phase2 segment. Hard synchronization forces the edge which
Seg provides delay to the next transmitted data transi- has caused the hard synchronization to lie within the
tion. The segment is programmable from 1 TQ to 8 TQ, synchronization segment of the restarted bit time. If a
or it may be defined to be equal to the greater of hard synchronization is done, there will not be a
Phase1 Seg or the information processing time (2 TQ). resynchronization within that bit time.
The Phase1 Seg is initialized by setting bits
SEG1PH<2:0> (C1CFG2<5:3>), and Phase2 Seg is 19.6.6.2 Resynchronization
initialized by setting SEG2PH<2:0> (C1CFG2<10:8>).
As a result of resynchronization, Phase1 Seg may be
The following requirement must be fulfilled while setting lengthened or Phase2 Seg may be shortened. The
the lengths of the phase segments: amount of lengthening or shortening of the phase buffer
Propagation Segment + Phase1 Seg > = Phase2 Seg segment has an upper bound known as the
synchronization jump width, and is specified by the
SJW<1:0> bits (C1CFG1<7:6>). The value of the
synchronization jump width will be added to Phase1 Seg
or subtracted from Phase2 Seg. The resynchronization
jump width is programmable between 1 TQ and 4 TQ.
The following requirement must be fulfilled while setting
the SJW<1:0> bits:
Phase2 Seg > Synchronization Jump Width
C1RXF0SID 0300 — — — Receive Acceptance Filter 0 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
C1RXF0EIDH 0302 — — — — Receive Acceptance Filter 0 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXF0EIDL 0304 Receive Acceptance Filter 0 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXF1SID 0308 — — — Receive Acceptance Filter 1 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
DS70135D-page 130
C1RXF1EIDH 030A — — — — Receive Acceptance Filter 1 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXF1EIDL 030C Receive Acceptance Filter 1 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXF2SID 0310 — — — Receive Acceptance Filter 2 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
C1RXF2EIDH 0312 — — — — Receive Acceptance Filter 2 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXF2EIDL 0314 Receive Acceptance Filter 2 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXF3SID 0318 — — — Receive Acceptance Filter 3 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
C1RXF3EIDH 031A — — — — Receive Acceptance Filter 3 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXF3EIDL 031C Receive Acceptance Filter 3 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXF4SID 0320 — — — Receive Acceptance Filter 4 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
C1RXF4EIDH 0322 — — — — Receive Acceptance Filter 4 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
dsPIC30F4011/4012
C1RXF4EIDL 0324 Receive Acceptance Filter 4 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXF5SID 0328 — — — Receive Acceptance Filter 5 Standard Identifier<10:0> — EXIDE 000u uuuu uuuu uu0u
C1RXF5EIDH 032A — — — — Receive Acceptance Filter 5 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXF5EIDL 032C Receive Acceptance Filter 5 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXM0SID 0330 — — — Receive Acceptance Mask 0 Standard Identifier<10:0> — MIDE 000u uuuu uuuu uu0u
C1RXM0EIDH 0332 — — — — Receive Acceptance Mask 0 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXM0EIDL 0334 Receive Acceptance Mask 0 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1RXM1SID 0338 — — — Receive Acceptance Mask 1 Standard Identifier<10:0> — MIDE 000u uuuu uuuu uu0u
C1RXM1EIDH 033A — — — — Receive Acceptance Mask 1 Extended Identifier<17:6> 0000 uuuu uuuu uuuu
C1RXM1EIDL 033C Receive Acceptance Mask 1 Extended Identifier<5:0> — — — — — — — — — — uuuu uu00 0000 0000
C1TX2SID 0340 Transmit Buffer 2 Standard Identifier<10:6> — — — Transmit Buffer 2 Standard Identifier<5:0> SRR TXIDE uuuu u000 uuuu uuuu
C1TX2EID 0342 Transmit Buffer 2 Extended Identifier<17:14> — — — — Transmit Buffer 2 Extended Identifier<13:6> uuuu 0000 uuuu uuuu
C1TX2DLC 0344 Transmit Buffer 2 Extended Identifier<5:0> TXRTR TXRB1 TXRB0 DLC<3:0> — — — uuuu uuuu uuuu u000
C1TX2B1 0346 Transmit Buffer 2 Byte 1 Transmit Buffer 2 Byte 0 uuuu uuuu uuuu uuuu
C1TX2B2 0348 Transmit Buffer 2 Byte 3 Transmit Buffer 2 Byte 2 uuuu uuuu uuuu uuuu
C1TX2B3 034A Transmit Buffer 2 Byte 5 Transmit Buffer 2 Byte 4 uuuu uuuu uuuu uuuu
C1TX2B4 034C Transmit Buffer 2 Byte 7 Transmit Buffer 2 Byte 6 uuuu uuuu uuuu uuuu
C1TX2CON 034E — — — — — — — — — TXABT TXLARB TXERR TXREQ — TXPRI<1:0> 0000 0000 0000 0000
C1TX1SID 0350 Transmit Buffer 1 Standard Identifier<10:6> — — — Transmit Buffer 1 Standard Identifier<5:0> SRR TXIDE uuuu u000 uuuu uuuu
C1TX1EID 0352 Transmit Buffer 1 Extended Identifier<17:14> — — — — Transmit Buffer 1 Extended Identifier<13:6> uuuu 0000 uuuu uuuu
C1TX1DLC 0354 Transmit Buffer 1 Extended Identifier<5:0> TXRTR TXRB1 TXRB0 DLC<3:0> — — — uuuu uuuu uuuu u000
Legend: u = uninitialized bit
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
C1TX1B1 0356 Transmit Buffer 1 Byte 1 Transmit Buffer 1 Byte 0 uuuu uuuu uuuu uuuu
C1TX1B2 0358 Transmit Buffer 1 Byte 3 Transmit Buffer 1 Byte 2 uuuu uuuu uuuu uuuu
C1TX1B3 035A Transmit Buffer 1 Byte 5 Transmit Buffer 1 Byte 4 uuuu uuuu uuuu uuuu
C1TX1B4 035C Transmit Buffer 1 Byte 7 Transmit Buffer 1 Byte 6 uuuu uuuu uuuu uuuu
C1TX1CON 035E — — — — — — — — — TXABT TXLARB TXERR TXREQ — TXPRI<1:0> 0000 0000 0000 0000
C1TX0SID 0360 Transmit Buffer 0 Standard Identifier<10:6> — — — Transmit Buffer 0 Standard Identifier<5:0> SRR TXIDE uuuu u000 uuuu uuuu
C1TX0EID 0362 Transmit Buffer 0 Extended Identifier<17:14> — — — — Transmit Buffer 0 Extended Identifier<13:6> uuuu 0000 uuuu uuuu
C1TX0DLC 0364 Transmit Buffer 0 Extended Identifier<5:0> TXRTR TXRB1 TXRB0 DLC<3:0> — — — uuuu uuuu uuuu u000
DS70135D-page 131
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
AVDD AVSS
VREF+
VREF-
AN0 AN0
AN3 +
S/H CH1 ADC
AN6 -
Format
-
Data
16-word, 10-bit
Dual Port
Buffer
Bus Interface
AN2 AN2
AN5 +
S/H CH3
AN8 - CH1,CH2,
CH3,CH0 Sample/Sequence
Sample Control
AN0
AN1
AN2 Input
Switches Input MUX
AN3 AN3 Control
AN4 AN4
AN5 AN5
*AN6 AN6
*AN7 AN7
*AN8 AN8 +
S/H CH0
AN1 -
TAD Sampling
A/D Speed RS Max. VDD Temperature A/D Channels Configuration
Minimum Time Min.
Up to 83.33 ns 12 TAD 500Ω 4.5V to 5.5V -40°C to +85°C VREF- VREF+
1 Msps(1)
CH1, CH2 or CH3
ANx
S/H
ADC
CH0
S/H
CHX
ANx
S/H ADC
ADC
CH0
S/H
ANx CHX
S/H ADC
ANx or VREF-
ANx CHX
S/H ADC
ANx or VREF-
Note 1: External VREF- and VREF+ pins must be used for correct operation. See Figure 20-2 for recommended circuit.
VDD
VSS
44
VDD
34
1 33
VSS VDD
VDD VSS dsPIC30F4011 VDD
VDD
VREF+ VDD VDD VDD
C8 C7 C6
VREF-
AVDD
AVSS
11 23 1 μF 0.1 μF 0.01 μF
12
22
VDD
RIC ≤ 250Ω Sampling RSS ≤ 3 kΩ
Switch
VT = 0.6V
Rs ANx RSS
CHOLD
VA CPIN ILEAKAGE = DAC Capacitance
VT = 0.6V ±500 nA = 4.4 pF
VSS
Note: CPIN value depends on device package and is not tested. Effect of CPIN negligible if Rs ≤ 5 kΩ.
RAM Contents: d09 d08 d07 d06 d05 d04 d03 d02 d01 d00
Read to Bus:
Signed Fractional (1.15) d09 d08 d07 d06 d05 d04 d03 d02 d01 d00 0 0 0 0 0 0
Fractional (1.15) d09 d08 d07 d06 d05 d04 d03 d02 d01 d00 0 0 0 0 0 0
Signed Integer d09 d09 d09 d09 d09 d09 d09 d08 d07 d06 d05 d04 d03 d02 d01 d00
Integer 0 0 0 0 0 0 d09 d08 d07 d06 d05 d04 d03 d02 d01 d00
DS70135D-page 143
dsPIC30F4011/4012
dsPIC30F4011/4012
NOTES:
Wake-up Request
FPLL
OSC1
Primary PLL
Oscillator x4, x8, x16 PLL
OSC2
Lock COSC<1:0>
Primary Osc
NOSC<1:0>
Primary
Oscillator OSWEN
Stability Detector
Oscillator
POR Done Start-up
Clock
Timer
Switching
Programmable
Secondary Osc and Control Clock Divider System
Block Clock
SOSCO
Secondary 2
32 kHz LP
Oscillator
SOSCI Oscillator
Stability Detector POST<1:0>
Internal LPRC
Low-Power RC
Oscillator (LPRC)
CF
Fail-Safe Clock
FCKSM<1:0> Monitor (FSCM)
2 Oscillator Trap
to Timer1
The dsPIC30F operates from the FRC oscillator when- If one of the above conditions is not true, the LPRC
ever the Current Oscillator Selection (COSC<1:0>) shuts off after the PWRT expires.
control bits in the OSCCON register Note 1: OSC2 pin function is determined by the
(OSCCON<13:12>) are set to ‘01’. Primary Oscillator mode selection
There are four tuning bits (TUN<3:0>) for the FRC (FPR<3:0>).
oscillator in the OSCCON register. These tuning bits 2: Note that OSC1 pin cannot be used as an
allow the FRC oscillator frequency to be adjusted as I/O pin, even if the secondary oscillator or
close to 7.37 MHz as possible, depending on the an internal clock source is selected at all
device operating conditions. The FRC oscillator times.
frequency has been calibrated during factory testing.
Table 21-4 describes the adjustment range of the
TUN<3:0> bits.
RESET
Instruction
Digital
Glitch Filter
MCLR
Sleep or Idle
WDT
Module
Illegal Opcode/
Uninitialized W Register
21.3.1 POR: POWER-ON RESET The POR circuit inserts a small delay, TPOR, which is
nominally 10 μs and ensures that the device bias
A power-on event generates an internal POR pulse
circuits are stable. Furthermore, a user-selected
when a VDD rise is detected. The Reset pulse occurs at
power-up time-out (TPWRT) is applied. The TPWRT
the POR circuit threshold voltage (VPOR) which is nom-
parameter is based on device Configuration bits and
inally 1.85V. The device supply voltage characteristics
can be 0 ms (no delay), 4 ms, 16 ms or 64 ms. The total
must meet specified starting voltage and rise rate
delay is at device power-up, TPOR + TPWRT. When
requirements. The POR pulse resets a POR timer and
these delays have expired, SYSRST will be negated on
places the device in the Reset state. The POR also
the next leading edge of the Q1 clock and the PC jumps
selects the device clock source identified by the
to the Reset vector.
oscillator Configuration fuses.
The timing for the SYSRST signal is shown in
Figure 21-3 through Figure 21-5.
VDD
MCLR
INTERNAL POR
TOST
OST TIME-OUT
TPWRT
PWRT TIME-OUT
INTERNAL RESET
FIGURE 21-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1
VDD
MCLR
INTERNAL POR
TOST
OST TIME-OUT
TPWRT
PWRT TIME-OUT
INTERNAL RESET
FIGURE 21-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2
VDD
MCLR
INTERNAL POR
TOST
OST TIME-OUT
TPWRT
PWRT TIME-OUT
INTERNAL RESET
21.5 Power-Saving Modes If EC, FRC, LPRC or ERC oscillators are used, then a
delay of TPOR (~10 μs) is applied. This is the smallest
There are two power-saving states that can be entered delay possible on wake-up from Sleep.
through the execution of a special instruction, PWRSAV.
Moreover, if the LP oscillator was active during Sleep,
These are: Sleep and Idle. and LP is the oscillator used on wake-up, then the start-
The format of the PWRSAV instruction is as follows: up delay is equal to TPOR. PWRT and OST delays are
not applied. In order to have the smallest possible start-
PWRSAV <parameter>, where ‘parameter’ defines up delay when waking up from Sleep, one of these
Idle or Sleep mode. faster wake-up options should be selected before
entering Sleep.
RCON 0740 TRAPR IOPUWR BGST — EXTR SWR SWDTEN WDTO SLEEP IDLE BOR POR Depends on type of Reset.
OSCCON 0742 TUN3 TUN2 COSC<1:0> TUN1 TUN0 NOSC<1:0> POST<1:0> LOCK — CF — LPOSCEN OSWEN Depends on Configuration bits.
Note: Refer to the “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
DS70135D-page 158
TABLE 21-8: DEVICE CONFIGURATION REGISTER MAP
File Name Addr. Bits 23-16 Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
24.1 DC Characteristics
TABLE 24-1: OPERATING MIPS VS. VOLTAGE
Max MIPS
VDD Range Temp Range
dsPIC30F401X-30I dsPIC30F401X-20E
4.5-5.5V -40°C to +85°C 30 —
4.5-5.5V -40°C to +125°C — 20
3.0-3.6V -40°C to +85°C 20 —
3.0-3.6V -40°C to +125°C — 15
2.5-3.0V -40°C to +85°C 10 —
VDD
Load Condition 1 – for all pins except OSC2 Load Condition 2 – for OSC2
VDD/2
RL Pin CL
VSS
CL
Pin RL = 464Ω
CL = 50 pF for all pins except OSC2
VSS 5 pF for OSC2 output
Q4 Q1 Q2 Q3 Q4 Q1
OSC1
OS20
OS30 OS30 OS31 OS31
OS25
CLKO
OS40 OS41
Param
Characteristic Min Typ Max Units Conditions
No.
Internal FRC Jitter @ FRC Freq. = 7.37 MHz(1)
OS62 FRC — +0.04 +0.16 % -40°C ≤ TA ≤ +85°C VDD = 3.0-3.6V
— +0.07 +0.23 % -40°C ≤ TA ≤ +125°C VDD = 4.5-5.5V
Internal FRC Accuracy @ FRC Freq. = 7.37 MHz(1)
OS63 FRC — — +1.50 % -40°C ≤ TA ≤ +125°C VDD = 3.0-5.5V
Internal FRC Drift @ FRC Freq. = 7.37 MHz(1)
OS64 -0.7 — 0.5 % -40°C ≤ TA ≤ +85°C VDD = 3.0-3.6V
-0.7 — 0.7 % -40°C ≤ TA ≤ +125°C VDD = 3.0-3.6V
-0.7 — 0.5 % -40°C ≤ TA ≤ +85°C VDD = 4.5-5.5V
-0.7 — 0.7 % -40°C ≤ TA ≤ +125°C VDD = 4.5-5.5V
Note 1: Frequency calibrated at 7.372 MHz ±2%, 25°C and 5V. TUN<3:0> bits can be used to compensate for
temperature drift.
2: Overall FRC variation can be calculated by adding the absolute values of jitter, accuracy and drift
percentages.
I/O Pin
(Input)
DI35
DI40
VDD SY12
MCLR
Internal SY10
POR
SY11
PWRT
Time-out
SY30
Oscillator
Time-out
Internal
Reset
Watchdog
Timer
Reset
SY20
SY13
SY13
I/O Pins
SY35
FSCM
Delay
Enable
Band Gap(1)
Band Gap
SY40 Stable
TxCK
Tx10 Tx11
Tx15 Tx20
OS60
TMRx
QEB
TQ10 TQ11
TQ15 TQ20
POSCNT
ICX
IC10 IC11
IC15
OCx
(Output Compare
or PWM Mode) OC11 OC10
OC20
OCFA
OC15
OCx
MP30
FLTA
MP20
PWMx
MP11 MP10
PWMx
TQ36
QEA
(input)
TQ31 TQ30
TQ35
QEB
(input)
TQ41 TQ40
TQ31 TQ30
TQ35
QEB
Internal
QEA
(input)
QEB
(input)
Ungated
Index TQ50
TQ51
Index Internal
TQ55
Position Counter
Reset
SCK1
(CKP = 0)
SCK1
(CKP = 1)
SP31 SP30
SP40 SP41
SCK1
(CKP = 1)
SP35
SP20 SP21
SP40 SP30,SP31
SP41
SS1
SP50 SP52
SCK1
(CKP = 0)
SCK1
(CKP = 1)
SP30,SP31 SP51
SDI1
SDI MSb In Bit 14 - - - -1 LSb In
SP41
SP40
SP60
SS1
SP50 SP52
SCK1
(CKP = 0)
SCK1
(CKP = 1)
SP35
SP72 SP73
SP52
SP30,SP31 SP51
SDI1
SDI
MSb In Bit 14 - - - -1 LSb In
SP41
SP40
SCL
IM31 IM34
IM30 IM33
SDA
Start Stop
Condition Condition
SDA
Out
SCL
IS31 IS34
IS30 IS33
SDA
Start Stop
Condition Condition
SDA
Out
CA10 CA11
C1RX Pin
(input)
CA20
AD50
ADCLK
Instruction
Execution Set SAMP Clear SAMP
SAMP
ch0_dischrg
ch0_samp
ch1_dischrg
ch1_samp
eoc
AD61
AD60
DONE
ADIF
ADRES(0)
ADRES(1)
1 2 3 4 5 6 8 9 5 6 8 9
AD50
ADCLK
Instruction
Execution Set ADON
SAMP
ch0_dischrg
ch0_samp
ch1_dischrg
ch1_samp
eoc
TSAMP TSAMP
AD55 AD55 TCONV
DONE
ADIF
ADRES(0)
ADRES(1)
1 2 3 4 5 6 7 3 4 5 6 8 3 4
2 - Sampling starts after discharge period. 6 - One TAD for end of conversion.
TSAMP is described in Section 17. 10-Bit A/D Converter”
in the “dsPIC30F Family Reference Manual” (DS70046). 7 - Begin conversion of next channel
4 - Convert bit 8.
XXXXXXXXXXXXXXXXX dsPIC30F4012-
XXXXXXXXXXXXXXXXX 30I/SP e3
YYWWNNN 0610017
XXXXXXXXXXXXXXXXXXXX dsPIC30F4012-
XXXXXXXXXXXXXXXXXXXX 30I/SO e3
XXXXXXXXXXXXXXXXXXXX
YYWWNNN 0610017
XXXXXXXXXXXXXXXXXX dsPIC30F4011-
XXXXXXXXXXXXXXXXXX 30I/P e3
XXXXXXXXXXXXXXXXXX
YYWWNNN 0610017
Note: In the event the full Microchip part number cannot be marked on one line, it will
be carried over to the next line, thus limiting the number of available
characters for customer-specific information.
XXXXXXXXXX dsPIC30F
XXXXXXXXXX 4012-30I/
XXXXXXXXXX ML e3
YYWWNNN 0610017
XXXXXXXXXX dsPIC30F
XXXXXXXXXX 4011-30I/
XXXXXXXXXX PT e3
YYWWNNN 0610017
28-Lead Skinny Plastic Dual In-line (SP) – 300 mil Body (PDIP)
E1
2
n 1 α
E
A2
L
c
β A1 B1
eB B p
E
E1
p
B
2
n 1
h
α
45°
c
A A2
φ
β L A1
E1
2 α
n 1
A A2
L
c
β B1
A1
eB B p
E EXPOSED
METAL PAD K
(NOTE 2)
D D2
2 B
1
n PIN 1
OPTIONAL INDEX ON E2
INDEX AREA EXPOSED PAD L
(NOTE 1) (PROFILE MAY VARY)
A3 A1
E
E1
#leads=n1
D1 D
2
1
B
n
CH x 45°
α
A
c
φ
β A1 A2
L F
From: Name
Company
Address
City / State / ZIP / Country
Telephone: (_______) _________ - _________ FAX: (______) _________ - _________
Application (optional):
Would you like a reply? Y N
Questions:
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this document easy to follow? If not, why?
4. What additions to the document do you think would enhance the structure and subject?
5. What deletions from the document could be made without affecting the overall usefulness?
d s P I C 3 0 F 6 0 1 0 AT - 3 0 I / P F - 0 0 0
Custom ID (3 digits) or
Trademark Engineering Sample (ES)
Architecture
Package
Flash PF = TQFP 14x14
S = Die (Waffle Pack)
W = Die (Wafers)
Memory Size in Bytes
0 = ROMless
1 = 1K to 6K
2 = 7K to 12K
3 = 13K to 24K
4 = 25K to 48K Temperature
5 = 49K to 96K I = Industrial -40°C to +85°C
6 = 97K to 192K E = Extended High Temp -40°C to +125°C
7 = 193K to 384K
8 = 385K to 768K Speed
9 = 769K and Up
20 = 20 MIPS
30 = 30 MIPS
Device ID T = Tape and Reel
Example:
dsPIC30F6010AT-30I/PF = 30 MIPS, Industrial temp., TQFP package, Rev. A
08/29/06