Académique Documents
Professionnel Documents
Culture Documents
Early microprocessors
• PMOS technology – slow and awkward to
interface with TTL family
• 4 bit processor
• Instructions were executed in about 20 µs.
• Intel 4004 the first MP. 4K nibbles address
space.
• Intel 8008- can manipulate a whole byte.
• 16Kbytes address space
• 50,000 operations/second.
N-channel MOSFET
• 1970.
• Faster than P-MOS.
• Work with +ve supply; easy to interface with
TTL.
• 1973 Intel 8080 MP.
• 500,000 operations/second.
• 64K bytes memory.
• Upward software compatible with 8008.
• Other brands are MC6800, Fairchild’s F-8 etc.
Basic types of MP
• Two types
– Single component microprocessors
– Bit sliced microprocessors
• Can be cascaded to allow functioning systems with
word size from 4 bits to 200 bits.
Single component M Computer
• Composed of
– A processor
– read only memory (for program storage)
– Read/Write memory (for data storage)
– Input/output connections for interfacing
– Timer as event counter
• Intel 8048, Motorola 6805R2.
– Oven, washing machine, dish washer etc.
Modern MP
• 8, 16, 32, 64 bits are available.
• Intel 8085, Motorola 6800 – 8 bit word 16 bit
address.
• Intel 8088, 8086, Motorola 68000 – 16 bits word,
20 bits address.
• 80186 – never used.
• 286 – real mode and protected mode; 16MB
memory
• 386 – paging, 4GB memory, 32 bits word
• 486 – math coprocessor, L1 cache
Modern MP
• Pentium
– 64 bits i/o off the chip but process 32bits word, exception floating
point processed 64 bits, cache doubled, instruction pipelining.
• Pentium Pro
– L2 cache, Improved pipelining
• Pentium MMX
– Multi-Media extensions, 57 new inter instruc mostly used for
multimedia programming
• Pentium II, III, IV
– Pentium pro with MMX tech, increased L2 cache, full 64 bit
operation
• RISC
– Reduced instruction set processor, uniform length instruc, faster
in operation, cannot perform may different thing as CISC.
Basic MP architecture
• Fetch, decode, Data Bus
execute.
AF,
Register Array
Instruction
• PC increment. Register
BC,
ALU
DE,
• First instruction Control
HL,
SP,
Bus
is a fetch control
PC
many
– 0000H for 8085 more
Address Bus
– FFFF0H for
8086, 8088
Memory Interfacing and IO
decoding
• Interfacing needs bus
• Isolation and separation of signals from
different devices connected to MP.
– Unidirectional
– Bidirectional
• LS373, 244
Memory map
• Pictorial representation of the whole range
of memory address space.
– Defines which memory system is where, their
sizes etc.
• Address space or range.
– 8086 has 1M address space in minimum
mode.
– 8085 has 64K address sspace.
Address Decoding
• Address decoder is a digital ckt that indicates
that a particular area of memory is being
addressed, or pointed to, by the MP.
• Absolute address decoding
– Decode an address to one single output
– Decode 10110 so that u can get a signal from the
decoder when it receives exactly that bit pattern.
• Partial address decoding
– Some bits are used as don’t care so that decoder
gives a signal for a range of consecutive bit patterns.
Absolute decoding
10110 10 11 0
abcde
0
3 to 8 line dcd
1 0 1
o/p
Logic 1
7
8 input NAND gate implementation
Partial decoding
• When a range of addresses are deconded then it is called partial
decoding. For example, if we need to generate a control signal for
an address generated by the MP within the range FFF0 – FFFF,
then it is called partial decoding.
A15
A14
1111 1111 1111 xxxx
A4
ALU
Flag register
S Z AC P CY 1. S : after the execution of an
arithmetic operation, if bit 7 of
the result is 1, then sign flag is
set.
2. Z : bit is set if ALU operation
results a zero in the Acc or
registers.
3. AC: bit is set, when a carry is
generated by bit 3 and passed
on bit 4.
4. P: parity bit is set when the
result has even number of 1s.
5. CY = carry is set when result
generates a carry. Also a
borrow flag.
Accumulator
• Hold data for manipulation (arithmetic, logical).
• Whenever the operation combines two words,
either arithmetically or logically, the accumulator
contains one word (say A) and the other
word(say B) may be contained in a register or in
memory location. After the operation the result is
placed in the Acc replacing the word A.
• Major working register. MP can directly work on
Acc.
• Programmed data tranfer.
General purpose registers
• Six registers.
• B, C, D, E, H and L can store 8 bit data.
• They can be combined to perform some
16 bit operation.
ALU
• Arithmetic logic unit.
• Two input ports, one output port.
• Perform AND, OR, ExOR, Add, subtract,
complement, Increment, Decrement, shift left,
shift right.
• ALUs two temporary registers are connected to
MPs internal bus from which it can take data
from any registers. It can place data directly to
data bus through its single output port.
Program counter
• Its job is to keep track of what instruction is
being used and what the next instruction will be.
• For 8085 it is 16 bit long.
• Can get data from internal bus as well as
memory location.
• PC automatically increments to point to the next
memory during the execution of the present
instruction.
• PC value can be changed by some instructions.
Stack pointer
• 16 bit register acts as memory pointer.
• Can save the value of the program counter
for later use.
• points to a region of memory which is
called stack. follows LIFO algorithm.
• After every stack operation SP points to
next available location of the stack.
Usually decrements.
Memory address register
• PC sends address to MAR. MAR points to the
location of the memory where the content is to
be fetched from.
• PC increments but MAR does not.
• If the content is an instruction, IR decodes it.
During execution if it is required to fetch another
word from memory, PC is loaded with the value
• PC again sends it to the MAR and fetch
operation starts.
Instruction register
• Holds instruction the micro is currently
being executed.
• 8 bit long.
others
• Instruction decoder.
• Control logic.
• Internal data bus.
8085 5V GND
40 20
X1 X2 21 – 28
• 40 pin DIP. SID 5
SOD 4
HIGH ORDER
ADD BUS
• +5V
TRAP 6
• 3 - 5MHz RST7.5 7
12 – 19
MUX ADD/
– ADD BUS RST6.5 8 DATA BUS
Address bus.
– AD0 to AD7 multiplexed with data. This pins
higher 8 bit
are bidirectional
A8 when used as data bus.
• Data bus 8 bit long: AD0 to AD7
ALE
G
AD7 D Q’
AD6
AD5
Address bus.
Lower 8 bit
OC
AD0
GND
Data bus
Control signals
IO/M’
• ALE – active high output Machine
cycle
S1 S0 Control
signals
used to latch the lower 8 Opcode 0 1 1 RD=0
fetch
address bits.
Memory 0 1 0 RD=0
• RD, WR - active low read
Memory 0 0 1 WR=0
output signals. write
• IO/M – output signal to I/O read 1 1 0 RD=0
MEMR
IO/M
IOWR
RD
8085
MEMWR
WR
IOWR
8080 functional block diagram
Interrupt control Serial I/O control
MUX
Accumu Temp Reg W Z
Instru
Temp Reg (8) Temp Reg (8)
Register (8) B C
(8) (8)
Reg Select
D E
(8) (8)
Instru H L
Flags Decoder (8) (8)
Stack pointer
(16)
Program counter (16)
Incrementer/decrementer
Latch (16)
A15-A8
Data from
A7-A0 memory AD7-AD0 A7-A0
Data from
MPU
ALE
IO/M
RD WR
MEMRD MEMWR
READ Cycle WRITE Cycle
Interfacing A Memory Chip
• 2K Byte memory IO/M
A14 A15
• Memory address space of the chip:
8800H to 8FFFH
A13 E1 E2 E3
A12 3 to 8 MEMSEL
A11 decoder Q1
A10 CE D7
A9 D6
A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 Memory
Chip
1 0 0 0 1 X X X X X X X X X X X
A0 D0
8 8-F 0-F 0-F RD
WR
MVI A,32H Instruction
2000H 3EH ;MVI A, 32H
2001H 32H
ALE
RD
OUT/IN instruction
• port address: 50H
2050 D3 OUT 50H sends acc content to I/O address 50H
2051 50
• Let input port address is 30H
2150 DB
IN 30H reads content from I/O address 30H and
2151 30 stores the value in accum
IN 30H instruction
M1 M2 M3
T1 T2 T3 T4 T1 T2 T3 T1 T2 T3
CLK
unspec
A15-A8 21H ified
21H Port add 30H
RD
MEMRD
IORD
OUT 50H instruction
M1 M2 M3
T1 T2 T3 T4 T1 T2 T3 T1 T2 T3
CLK
unspec
A15-A8 20H ified
20H Port add, 50H
ALE
IO/M
RD
MEMRD
IORD
IOWR
Device selection & Data Transfer
• Decode the IO address.
• Combine it with control
IOR or IOW
Address lines
the signal to generate a
Decoder
unique IO select pulse NOR
that is generated only
when both signals are Enable
Peripherals
Data bus
asserted. Latch
To
Or
• Use it to activate the IO Tri-state
Buffer
port
• Address decoding can
be absolute or partial
Interfacing LED for display
• Given port add: FFH
• Use octal latch as o/p port.
• Steps for IO select pulse:
– Decode FF
– Use IO/M to make the port output only
– Use WR signal to write data to the port
MVI A, data A7
OUT FFH
A1
HLT WR
A0 Q7
* To interface a 7-segment display
you need to decide about the type of IO/M IOSEL +5 V
7-segment: common anode or G
common cathode A10 D FF
* Power supply connection to the LED
A9
segments will be opposite.
* For common cathode a 0 is sent to
the respective pin to lit it up.
A0
OE
Interfacing DIP switches
•Let port address: 07H – A4 A3 IO/M
00H Q0 RD
A7 E1 E2 E3
•Partial decoding A6 3 to 8 IOSEL
A5 decoder
•Must use pull-up OE D7
resistors.
IN 07H instruction reads
D1
a byte into accumulator D0
from port 07H
+5 V